





Support & training



**TCA39416** SCPS282B - DECEMBER 2022 - REVISED NOVEMBER 2023

# TCA39416 Ultra-Low-Voltage I3C Translator with Rise Time Accelerators

## 1 Features

- 2-bit dual supply bidirectional translator for I3C, I<sup>2</sup>C, SMBus, SPI applications
- Provides bidirectional voltage translation with no direction pin
- High-impedance output Ax and Bx pins when  $OE = 0 V \text{ or } V_{CC} = 0 V$
- Internal 10-k $\Omega$  pull-up resistor on Ax and Bx pins
- 0.72 V to 1.98 V on both A and B ports:  $V_{CCA} \leq V_{CCB}$
- Compatible with MIPI I3C supporting speeds up to 12.5 MHz
- Compatible with JEDEC I3C module sideband bus specification (JESD403)
- V<sub>CC</sub> Isolation feature: If either V<sub>CC</sub> input is at GND, both A and B ports are in the high-impedance state
- No power-supply sequencing required: either V<sub>CCA</sub> or V<sub>CCB</sub> can be ramped first
- Low I<sub>off</sub> of 2.5  $\mu$ A when either V<sub>CCA</sub> or V<sub>CCB</sub> = 0 V
- OE input can be tied directly to V<sub>CCA</sub> or controlled by GPIO
- Latch-up performance exceeds 100 mA per JESD 78, class II
- ESD Protection exceeds JESD 22
  - 4000-V Human-body model (A114-B)
  - 1500-V Charged-device model (C101)

# 2 Applications

- Servers
- Wearables
- Personal electronics

## **3 Description**

The TCA39416 is a 2-bit bidirectional MIPI I3C v1.1.1, I<sup>2</sup>C, SMBus and SPI voltage-level translator with an output enable (OE) input and rising and falling edge accelerators. It is operational from 0.72 V to 1.98 V on both the A-side and B-side with  $V_{\mbox{\scriptsize CCA}}$  must be less than V<sub>CCB</sub> for proper operation. This limitation allows the device to interface between lower and higher logic signal levels at any of the typical 1-V, 1.2-V and 1.8-V supply rails.

The OE input pin is referenced to  $V_{CCA}$ , can be tied directly to V<sub>CCA</sub>, but it is also 1.98-V tolerant. The OE pin can also be controlled and set to a logic low to place all the Ax (A1, A2) and Bx (B1, B2) pins in a high-impedance state, which significantly reduces the quiescent current consumption.

The TCA39416 is compatible with 12.5 MHz I3C speeds and also supports higher speed SPI applications with two devices. It also enables bidirectional voltage level translation for traditional I2C-bus/SMBus applications under normal I<sup>2</sup>C and SMBus configurations.

The TCA39416 features internal  $10-k\Omega$  pull-up resistors on Ax and Bx that act as high-keeper and are enabled based on respective V<sub>CC</sub> voltage when bus is high.

#### Package Information

| PART NUMBER | PACKAGE <sup>(1)</sup> | PACKAGE SIZE <sup>(2)</sup> |  |  |
|-------------|------------------------|-----------------------------|--|--|
| TCA39416    | X2SON (8)              | 1 mm × 1.35 mm              |  |  |
|             | SOT-23-T (8)           | 2.9 mm × 2.8 mm             |  |  |

For all available packages, see the orderable addendum at (1) the end of the data sheet.

The package size (length × width) is a nominal value and (2)includes pins, where applicable.



**Simplified Application** 



# **Table of Contents**

| 1 Features1                           |
|---------------------------------------|
| 2 Applications1                       |
| 3 Description1                        |
| 4 Pin Configuration and Functions     |
| 5 Specifications                      |
| 5.1 Absolute Maximum Ratings4         |
| 5.2 ESD Ratings4                      |
| 5.3 Recommended Operating Conditions4 |
| 5.4 Thermal Information5              |
| 5.5 Electrical Characteristics5       |
| 5.6 Timing Requirements6              |
| 5.7 Switching Characteristics7        |
| 5.8 Typical Characteristics8          |
| 6 Parameter Measurement Information9  |
| 6.1 Voltage Waveforms10               |
| 7 Detailed Description11              |
| 7.1 Overview 11                       |
| 7.2 Functional Block Diagram11        |

| 7.3 Feature Description                     | 11 |
|---------------------------------------------|----|
| 7.4 Device Functional Modes                 | 13 |
| 8 Application and Implementation            | 14 |
| 8.1 Application Information                 | 14 |
| 8.2 Typical Application                     | 14 |
| 8.3 Power Supply Recommendations            | 15 |
| 8.4 Layout                                  |    |
| 9 Device and Documentation Support          |    |
| 9.1 Documentation Support                   |    |
| 9.2 Receiving Notification of Documentation |    |
| 9.3 Support Resources                       |    |
| 9.4 Trademarks                              | 17 |
| 9.5 Electrostatic Discharge Caution         |    |
| 9.6 Glossary                                |    |
| 10 Revision History                         | 17 |
| 11 Mechanical, Packaging, and Orderable     |    |
| Information                                 |    |
|                                             |    |



# **4** Pin Configuration and Functions





#### Table 4-1. Pin Functions

|          | PIN      |       |                                                                                                                |
|----------|----------|-------|----------------------------------------------------------------------------------------------------------------|
| NAME NO. |          | TYPE  | DESCRIPTION                                                                                                    |
| NAME     | DTW, DDF |       |                                                                                                                |
| B2       | 1        | I/O   | Input and output B. Referenced to V <sub>CCB</sub> .                                                           |
| B1       | 8        | I/O   | Input and output B. Referenced to V <sub>CCB</sub> .                                                           |
| GND      | 2        | GND   | Ground.                                                                                                        |
| VCCA     | 3        | Power | A-port supply voltage. 0.72 V $\leq$ V <sub>CCA</sub> $\leq$ 1.98 V.                                           |
| A1       | 5        | I/O   | Input and output A. Referenced to V <sub>CCA</sub> .                                                           |
| A2       | 4        | I/O   | Input and output A. Referenced to V <sub>CCA</sub> .                                                           |
| OE       | 6        | I     | Output enable (active High). Pull OE low to place all outputs in 3-state mode. Referenced to $V_{\text{CCA}}.$ |
| VCCB     | 7        | Power | B-port supply voltage. 0.72 V $\leq$ V <sub>CCB</sub> $\leq$ 1.98 V.                                           |

# 5 Specifications

### 5.1 Absolute Maximum Ratings

over recommended operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                             |                                                                                 |                    | MIN  | MAX  | UNIT |
|-----------------------------|---------------------------------------------------------------------------------|--------------------|------|------|------|
| V <sub>CCA</sub>            | Supply voltage range                                                            |                    | -0.5 | 2.5  | V    |
| V <sub>CCB</sub>            | Supply voltage range                                                            |                    | -0.5 | 2.5  | V    |
| V                           | Input voltage range <sup>(2)</sup>                                              | A port             | -0.5 | 2.5  | V    |
| VI                          |                                                                                 | B port             | -0.5 | 2.5  | v    |
| V                           | Voltage range applied to any output                                             | A port             | -0.5 | 2.5  | V    |
| V <sub>O</sub> in the high- | in the high-impedance or power-off state <sup>(2)</sup>                         | B port             | -0.5 | 2.5  | v    |
| .,                          | $\lambda$ (-14                                                                  | A port             | -0.5 | 2.5  | V    |
| Vo                          | Voltage range applied to any output in the high or low state <sup>(2) (3)</sup> | B port             | -0.5 | 2.5  | v    |
| I <sub>IK</sub>             | Input clamp current                                                             | V <sub>1</sub> < 0 |      | -50  | mA   |
| I <sub>OK</sub>             | Output clamp current                                                            | V <sub>0</sub> < 0 |      | -50  | mA   |
| I <sub>O</sub>              | Continuous output current                                                       |                    |      | ±50  | mA   |
|                             | Continuous current through V <sub>CCA</sub> , V <sub>CCB</sub> , or GND         |                    |      | ±100 | mA   |
| T <sub>stg</sub>            | Storage temperature                                                             |                    | -65  | 150  | °C   |
| P <sub>tot</sub>            | Total power dissipation                                                         |                    |      | 100  | mW   |

(1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

(2) The input and output negative-voltage ratings may be exceeded if the input and output current ratings are observed.

(3) The value of V<sub>CCA</sub> and V<sub>CCB</sub> are provided in the recommended operating conditions table.

## 5.2 ESD Ratings

|                                            |                                                                                |                                                                   | VALUE | UNIT |
|--------------------------------------------|--------------------------------------------------------------------------------|-------------------------------------------------------------------|-------|------|
| V                                          | Electrostatio discharge                                                        | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±4000 | V    |
| V <sub>(ESD)</sub> Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1500                                                             | V     |      |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

## **5.3 Recommended Operating Conditions**

over recommended operating free-air temperature range (unless otherwise noted)

|                  |                                     |                                 | V <sub>CCA</sub> | V <sub>CCB</sub> | MIN                     | MAX                     | UNIT |
|------------------|-------------------------------------|---------------------------------|------------------|------------------|-------------------------|-------------------------|------|
| V <sub>CCA</sub> | Supply voltage                      |                                 |                  |                  | 0.72                    | 1.98                    | V    |
| V <sub>CCB</sub> | Supply voltage                      |                                 |                  |                  | 0.72                    | 1.98                    | V    |
| VI               | Input voltage                       | A-port I/Os, B-port<br>I/Os, OE | 0 V to 1.98 V    | 0 V to 1.98 V    | 0                       | 1.98                    | V    |
| VIH              | High-level<br>input voltage         | OE input                        | 0.72 V to 1.98 V | 0.72 V to 1.98 V | V <sub>CCA</sub> × 0.65 | 1.98                    | V    |
| V <sub>IL</sub>  | Low-level<br>input voltage          | OE input                        | 0.72 V to 1.98 V | 0.72 V to 1.98 V | 0                       | V <sub>CCA</sub> × 0.35 | V    |
| Δt/ΔV            | Input transition rise and fall rate |                                 | 0.72 V to 1.98 V | 0.72 V to 1.98 V |                         | 5                       | ns/V |
| T <sub>A</sub>   | Operating free-air temperature      |                                 |                  |                  | -40                     | 125                     | °C   |



### **5.4 Thermal Information**

|                       |                                              | TCA39416     | TCA39416    |      |
|-----------------------|----------------------------------------------|--------------|-------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | DDF (SOT-23) | DTW (X2SON) | UNIT |
|                       |                                              | 8 PINS       | 8 PINS      |      |
| R <sub>0JA</sub>      | Junction-to-ambient thermal resistance       | 220.8        | 261.6       | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 132.4        | 128.6       | °C/W |
| R <sub>0JB</sub>      | Junction-to-board thermal resistance         | 138.3        | 146.8       | °C/W |
| Ψյт                   | Junction-to-top characterization parameter   | 24.2         | 8.2         | °C/W |
| Ψ <sub>JB</sub>       | Junction-to-board characterization parameter | 137.2        | 146.1       | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

## **5.5 Electrical Characteristics**

over recommended operating free-air temperature range (unless otherwise noted)<sup>1 2 3</sup>

| P                                   | PARAMETER                   | TEST<br>CONDITIONS                                                          | V <sub>CCA</sub> | V <sub>CCB</sub>   | MIN                        | ТҮР                        | МАХ                        | UNIT |
|-------------------------------------|-----------------------------|-----------------------------------------------------------------------------|------------------|--------------------|----------------------------|----------------------------|----------------------------|------|
| V <sub>UVLO_RISE</sub>              | UVLO Rising<br>Threshold    | $V_{\text{UVLO}}$ for $V_{\text{CCA}}$ and $V_{\text{CCB}}$ are independent | 0 V to 1.98 V    | 0 V to 1.98 V      | 0.3                        | 0.55                       | 0.65                       | V    |
| V <sub>UVLO_FALL</sub>              | UVLO Falling<br>Threshold   | $V_{\text{UVLO}}$ for $V_{\text{CCA}}$ and $V_{\text{CCB}}$ are independent | 0 V to 1.98 V    | 0 V to 1.98 V      | 0.25                       | 0.5                        | 0.6                        | V    |
| V <sub>RTA</sub> <sup>4</sup>       | RTA Activation<br>Threshold |                                                                             | 0.72 V to 1.98 V | 0.72 V to 1.98 V   | V <sub>CCI</sub> ×<br>0.30 | V <sub>CCI</sub> ×<br>0.45 |                            | V    |
| V <sub>FTA</sub> <sup>4</sup>       | FTA Activation<br>Threshold |                                                                             | 0.72 V to 1.98 V | 0.72 V to 1.98 V   |                            | V <sub>CCI</sub> ×<br>0.40 | V <sub>CCI</sub> ×<br>0.70 | V    |
| R <sub>PU</sub>                     |                             | $V_{I} = V_{CC} - 0.15 V$                                                   | 0.72 V to 1.98 V | 0.72 V to 1.98 V   | 7.5                        | 10                         | 15                         | kΩ   |
| lı                                  | OE                          | V <sub>I</sub> = V <sub>CCA</sub> or GND                                    | 0.72 V to 1.98 V | 0.72 V to 1.98 V   |                            | ±0.1                       | ±1                         | μA   |
| l <sub>oz</sub>                     | A or B port                 | OE less than V <sub>IL</sub>                                                | 0.72 V to 1.98 V | 0.72 V to 1.98 V   |                            | 0                          | ±2.5                       | μA   |
|                                     | A port                      | $V_{I} = 1.98 V, V_{O} = 0 V$<br>$(T_{A} \le 85^{\circ}C)$                  | 0 V              | 0 V to 1.98 V      |                            | ±0.1                       | ±0.5                       |      |
|                                     | B port                      | $V_1 = 1.98 V, V_0 = 0 V$<br>$(T_A \le 85^{\circ}C)$                        | 0 V to 1.98 V    | 0 V                |                            | ±0.1                       | ±0.5                       | μΑ   |
| l <sub>off</sub>                    | A port                      | $V_{I} = 1.98 V, V_{O} = 0 V$<br>$(T_{A} \le 125^{\circ}C)$                 | 0 V              | 0 V to 1.98 V      |                            | ±0.1                       | ±2.5                       |      |
|                                     | B port                      | $V_{I} = 1.98 V, V_{O} = 0$<br>V (T <sub>A</sub> ≤ 125°C)                   | 0 V to 1.98 V    | 0 V                |                            | ±0.1                       | ±2.5                       |      |
|                                     | VCCA                        | $V_{I} = V_{O} = 0 V \text{ to } 1.98 V,$<br>$I_{O} = 0,$<br>OE = 0 V       | 0.70.1/1.4.00.1/ | 0.70.1/1           |                            | 2.5                        | 20                         |      |
| ICC_OFF                             | VCCB                        | $V_{I} = V_{O} = 0 V \text{ to } 1.98 V,$<br>$I_{O} = 0,$<br>OE = 0 V       |                  | 0.72 V to 1.98 V - |                            | 2.5                        | 20                         | μA   |
|                                     |                             |                                                                             | 0.72 V           | 0.72 V to 1.98 V   |                            | 1.5                        | 40                         |      |
|                                     |                             | $V_1 = V_0 = 0 V \text{ or } V_{CCI},$                                      | 1.1 V            | 1.1 V to 1.98 V    |                            | 2                          | 25                         |      |
| ICCA                                |                             | I <sub>O</sub> = 0,<br>OE = V <sub>CCA</sub>                                | 1.32 V           | 1.32 V to 1.98 V   |                            | 3                          | 25                         | μA   |
|                                     |                             |                                                                             | 1.98 V           | 1.98 V             |                            | 4                          | 28                         |      |
|                                     |                             |                                                                             | 0.72 V           | 0.72 V to 1.98 V   |                            | 1                          | 24                         |      |
| L                                   |                             | $V_{I} = V_{O} = 0 V \text{ or } V_{CCI},$<br>$I_{O} = 0,$                  | 1.1 V            | 1.1 V to 1.98 V    |                            | 1.5                        | 26                         | μA   |
| I <sub>CCB</sub>                    |                             | $OE = V_{CCA}$                                                              | 1.32 V           | 1.32 V to 1.98 V   |                            | 2                          | 26                         | μд   |
|                                     |                             |                                                                             | 1.98 V           | 1.98 V             |                            | 2.5                        | 28                         |      |
|                                     |                             |                                                                             | 0.72 V           | 0.72 V to 1.98 V   |                            | 1                          | 46                         |      |
| I <sub>CCA</sub> + I <sub>CCB</sub> |                             | $V_{I} = V_{O} = 0 V \text{ or } V_{CCI},$<br>$I_{O} = 0,$                  | 1.1 V            | 1.1 V to 1.98 V    |                            | 2                          | 48                         | μA   |
| ICCA T ICCB                         |                             | $OE = V_{CCA}$                                                              | 1.32 V           | 1.32 V to 1.98 V   |                            | 4                          | 48                         | μΑ   |
|                                     |                             |                                                                             | 1.98 V           | 1.98 V             |                            | 6                          | 54                         |      |

### 5.5 Electrical Characteristics (continued)

over recommended operating free-air temperature range (unless otherwise noted)<sup>1 2 3</sup>

| P/              | ARAMETER    | TEST<br>CONDITIONS                            | V <sub>CCA</sub> | V <sub>CCB</sub> | MIN | ТҮР | MAX | UNIT |
|-----------------|-------------|-----------------------------------------------|------------------|------------------|-----|-----|-----|------|
|                 |             | V <sub>I</sub> = 0.1 V, I <sub>O</sub> = 2 mA | 1.8 V            | 1.8 V            |     | 8   | 20  |      |
| R <sub>on</sub> |             | V <sub>I</sub> = 0.1 V, I <sub>O</sub> = 2 mA | 0.8 V, 1.8 V     | 1.8 V, 0.8 V     |     | 10  | 28  | Ω    |
|                 |             | V <sub>I</sub> = 0.1 V, I <sub>O</sub> = 2 mA | 1.2 V, 1.8 V     | 1.8 V, 1.2 V     |     | 8   | 18  |      |
| CI              | OE          |                                               | 1.98 V           | 1.98 V           |     | 2   | 3   | pF   |
| C <sub>io</sub> | A or B port |                                               | 0 V, 1 V, 1.98 V | 0 V, 1 V, 1.98 V |     | 4   | 8   | pF   |

### **5.6 Timing Requirements**

over operating free-air temperature range (unless otherwise noted). Typical specifications are at T<sub>A</sub> = 25 °C unless otherwise noted.

| PARAMETER        |                                     | TEST CONDITIONS                       | MIN | ТҮР | MAX | UNIT |
|------------------|-------------------------------------|---------------------------------------|-----|-----|-----|------|
| t <sub>RTA</sub> | Lime from $V_{}$ , to RIA disabling | Ax, Bx = Hi-Z<br>EN = V <sub>CC</sub> |     | 80  | 210 | ns   |
| t <sub>W</sub>   | Pulse width                         | data inputs                           | 35  |     |     | ns   |



## **5.7 Switching Characteristics**

over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER               | FROM<br>(INPUT)        | TO<br>(OUTPUT)          | TEST CONDITIONS           | MIN  | TYP | МАХ | UNIT |
|-------------------------|------------------------|-------------------------|---------------------------|------|-----|-----|------|
|                         |                        |                         | V <sub>CCA</sub> = 0.72 V |      | 8   | 20  |      |
|                         |                        |                         | V <sub>CCA</sub> = 0.8 V  |      | 7   | 18  |      |
| t <sub>PHL</sub>        | A                      | В                       | V <sub>CCA</sub> = 1.0 V  |      | 4   | 13  | ns   |
|                         |                        |                         | V <sub>CCA</sub> = 1.2 V  |      | 2   | 9   |      |
|                         |                        |                         | V <sub>CCA</sub> = 1.8 V  |      | 1   | 5   |      |
|                         |                        |                         | V <sub>CCA</sub> = 0.72 V |      | 8   | 30  |      |
|                         |                        |                         | V <sub>CCA</sub> = 0.8 V  |      | 6   | 16  |      |
| <sup>I</sup> PLH        | A                      | В                       | V <sub>CCA</sub> = 1.0 V  |      | 3   | 10  | ns   |
|                         |                        |                         | V <sub>CCA</sub> = 1.2 V  |      | 2   | 8   |      |
|                         |                        |                         | V <sub>CCA</sub> = 1.8 V  |      | 0.5 | 4   |      |
|                         |                        |                         | V <sub>CCB</sub> = 0.72 V |      | 9   | 18  |      |
|                         |                        |                         | V <sub>CCB</sub> = 0.8 V  |      | 8   | 15  |      |
| t <sub>PHL</sub>        | В                      | A                       | V <sub>CCB</sub> = 1.0 V  |      | 8   | 16  | ns   |
|                         |                        |                         | V <sub>CCB</sub> = 1.2 V  |      | 2   | 17  |      |
|                         |                        |                         | V <sub>CCB</sub> = 1.8 V  |      | 2   | 18  |      |
|                         |                        |                         | V <sub>CCB</sub> = 0.72 V |      | 9   | 35  |      |
|                         |                        |                         | V <sub>CCB</sub> = 0.8 V  |      | 2   | 18  |      |
| l <sub>PLH</sub>        | В                      | A                       | V <sub>CCB</sub> = 1.0 V  |      | 1   | 16  | -    |
|                         |                        |                         | V <sub>CCB</sub> = 1.2 V  |      | 0.5 | 15  |      |
|                         |                        |                         | V <sub>CCB</sub> = 1.8 V  |      | 0.5 | 14  |      |
| t <sub>SK(O)-RISE</sub> | Rising Channel-to-cha  | nnel skew (Propagation) |                           |      |     | 3   | ns   |
| tsk(0)-fall             | Falling Channel-to-cha | nnel skew (Propagation) |                           |      |     | 3   | ns   |
| t <sub>en</sub>         | OE                     | A or B                  |                           |      |     | 250 | ns   |
| dis                     | OE                     | A or B                  |                           |      |     | 350 | ns   |
|                         |                        |                         | V <sub>CCA</sub> = 0.72 V |      | 18  | 42  |      |
|                         |                        | A-port                  | V <sub>CCA</sub> = 0.8 V  |      | 5   | 22  | ns   |
| t <sub>rA</sub>         | B-port                 |                         | V <sub>CCA</sub> = 1.0 V  |      | 4   | 15  |      |
|                         |                        |                         | V <sub>CCA</sub> = 1.2 V  |      | 2   | 12  |      |
|                         |                        |                         | V <sub>CCA</sub> = 1.8 V  |      | 1.5 | 9   |      |
|                         |                        |                         | V <sub>CCB</sub> = 0.72 V |      | 6   | 34  |      |
|                         |                        |                         | V <sub>CCB</sub> = 0.8 V  |      | 4   | 21  |      |
| t <sub>rB</sub>         | A-port                 | B-port                  | V <sub>CCB</sub> = 1.0 V  |      | 3   | 15  | ns   |
|                         |                        |                         | V <sub>CCB</sub> = 1.2 V  |      | 2   | 13  |      |
|                         |                        |                         | V <sub>CCB</sub> = 1.8 V  |      | 1.5 | 8   |      |
|                         |                        |                         | V <sub>CCA</sub> = 0.72 V |      | 4   | 12  |      |
|                         |                        |                         | V <sub>CCA</sub> = 0.8 V  |      | 4   | 11  |      |
| fA                      | B-port                 | A-port                  | V <sub>CCA</sub> = 1.0 V  |      | 3   | 11  | ns   |
|                         |                        |                         | V <sub>CCA</sub> = 1.2 V  |      | 3   | 11  |      |
|                         |                        |                         | V <sub>CCA</sub> = 1.8 V  |      | 4   | 12  |      |
|                         |                        |                         | V <sub>CCB</sub> = 0.72 V |      | 4   | 9   |      |
|                         |                        |                         | V <sub>CCB</sub> = 0.8 V  |      | 4   | 9   |      |
| t <sub>fB</sub>         | A-port                 | B-port                  | V <sub>CCB</sub> = 1.0 V  |      | 3   | 10  | ns   |
|                         |                        |                         | V <sub>CCB</sub> = 1.2 V  |      | 3   | 11  |      |
|                         |                        |                         | V <sub>CCB</sub> = 1.8 V  |      | 2   | 11  |      |
| f <sub>data</sub>       | Data rate              | 1                       |                           | 0.06 |     | 26  | Mbps |



## **5.8 Typical Characteristics**





### **6** Parameter Measurement Information

Following load circuit is used to measure pulse duration, propagation delay, output rise-time and fall-time measurement.



Figure 6-1. Load Circuit

- A. Load resistance  $R_L = 1 M\Omega$  for measuring data rate, pulse width, propagation delay and output rise and fall measurements.  $R_L = 50 k\Omega$  for measuring enable and disable times.
- B.  $R_T$  termination resistance should be equal to  $Z_{OUT}$  of pulse generators.
- C.  $C_L$  Load capacitance includes probe and jig capacitance.  $C_L$  = 15 pF when on the B-side.
- D. V<sub>EXT</sub> External voltage for measuring switching times.
- E. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  26 MHz, Z<sub>0</sub> = 50  $\Omega$ , slew rate  $\geq$  1 V/ns.
- F.  $V_{CCI}$  is the  $V_{CC}$  associated with the input port.
- G.  $V_{CCO}$  is the  $V_{CC}$  associated with the output port.



#### 6.1 Voltage Waveforms



Figure 6-2. Propagation Delay Times



- 1.  $C_L$  includes probe and jig capacitance.
- 2. Waveform 1 in Figure 6-3 is for an output with internal such that the output is high, except when OE is high (see Figure 6-1). Waveform 2 in Figure 6-3 is for an output with conditions such that the output is low, except when OE is high.
- 3. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  26 MHz, Z<sub>0</sub> = 50  $\Omega$ , dv/dt  $\geq$  1 V/ns.
- 4. The outputs are measured one at a time, with one transition per measurement.
- 5.  $t_{PLZ}$  and  $t_{PHZ}$  are the same as  $t_{dis}$ .
- $6. \quad t_{PZL} \text{ and } t_{PZH} \text{ are the same as } t_{en}.$
- 7.  $t_{PLH}$  and  $t_{PHL}$  are the same as  $t_{pd}$ .
- 8.  $V_{CCI}$  is the  $V_{CC}$  associated with the input port.
- 9.  $V_{CCO}$  is the  $V_{CC}$  associated with the output port.

### Figure 6-3. Enable and Disable Times



# 7 Detailed Description

## 7.1 Overview

The TCA39416 device is a directionless voltage-level translator specifically designed for translating logic voltage levels. The device is MIPI I3C v1.1.1 compatible supporting data rates up to 12.5 Mbps in I3C Single Data Rate (SDR) mode and 25 Mbps in I3C High Data Rate (HDR-DDR) mode. Like SDR Mode, HDR-DDR Mode uses SCL as a clock; however unlike SDR, data is sampled on both edges of clock SCL effectively doubling the data rate achieving 25 Mbps.

The A and B ports are able to accept I/O voltages ranging from 0.72 V to 1.98 V.  $V_{CCA}$  must be  $\leq V_{CCB}$  to ensure proper operation. The device is a pass-gate architecture with edge-rate accelerators (one-shots) to improve the overall data rate and supports both high speed push-pull and low speed open-drain operation.

MIPI I3C specification requires dynamic pull-up control to switch between "strong pull-up" and "weak pull-up" to optimize open-drain and push-pull timing requirements. In TCA39416, the internal 10-k $\Omega$  pull-up resistors on Ax and Bx pins are enabled based on respective VCC voltage and OE input and act as High-Keeper when the bus is high.

When OE is low, the TCA39416 is disabled, the one shots and internal pull ups are also disabled.



## 7.2 Functional Block Diagram

## 7.3 Feature Description

## 7.3.1 Architecture

The TCA39416 architecture (see Figure 7-1) is an auto-direction-sensing based translator that does not require a direction-control signal to control the direction of data flow from A to B or from B to A.





Figure 7-1. Architecture of a TCA39416 Cell

These two bidirectional channels support both directions of data flow without a direction-control signal. By properly biasing the gate of the pass-FET, the FET can turn on (low  $R_{DSON}$ ), when either side input voltage drops to ~ 1 voltage threshold below the lowest of the two supplies.

The TCA39416 is part of the TI "Switch" type voltage translator family and employs key circuits to enable this voltage translation:

- 1. An N-channel pass-gate transistor topology that ties the A-port to the B-port.
- 2. Output rise time accelerator circuitry to detect and accelerate rising edges on the A or B ports
- 3. Output fall time accelerator circuitry to detect and accelerate falling edges on the A or B ports

For bidirectional voltage translation, pull up resistors are included on the device for dc current sourcing capability. The  $V_{GATE}$  gate bias of the N-channel pass transistor is set to the lower supply voltage and can be represented with  $V_{CCA}$ .

The rise and fall time accelerator (RTA and FTA, respectively) circuitry speeds up the output slew rate by monitoring the input edge for transitions, helping maintain the data rate through the device. During a low-to-high signal rising edge, the rise time accelerator (RTA) circuit turns on to increase the current drive capability of the driver. This edge-rate acceleration provides high ac drive by bypassing the internal 10-k $\Omega$  pull up resistors during the low-to-high transition to speed up the signal. The output resistance of the driver is decreased to approximately 150  $\Omega$  during this acceleration phase. During a high-to-low signal falling edge, the fall time accelerator (FTA) turns on to increase the current drive capability of the driver, similar to the rise time accelerator. This helps reduce the fall time for large capacitive loads. For light capacitive loads, the fall time accelerator will not enable.

#### 7.3.2 Enable and Disable

The TCA39416 has an OE input that is used to disable the device by setting OE low, which prevents any signals from propagating across the device. This pin is referenced to the  $V_{CCA}$  supply. The rise and fall time accelerators and the internal pull-up resistors are also disabled. The disable time ( $t_{dis}$ ) indicates the delay between the time when OE goes low and when the outputs are disabled (Hi-Z). The enable time ( $t_{en}$ ) indicates the amount of time the user must allow for the one-shot circuitry to become operational after OE is taken high.



#### 7.3.3 Pull up resistors on I/O Lines

I3C Controllers manage an active (such as, dynamic) pull-up resistance on SDA, which they can enable and disable as the bus transitions between open drain and push-pull mode. The continuous DC current sourcing or sinking capability is determined by the external system-level open-drain or push-pull drivers that are interfaced to the TCA39416 I/O pins.

In TCA39416, each A-port I/O has an internal  $10-k\Omega$  pull up resistor to V<sub>CCA</sub>, and each B-port I/O has an internal  $10-k\Omega$  pull up resistor to V<sub>CCB</sub>. The internal pull ups of the TCA39416 are controlled by their respective supplies. The resistors have back-biasing protection, so that if a supply is off, the current cannot flow through the resistors back into the supply. When both A and B side supply is above V<sub>UVLO\_RISE</sub> and OE is high, the pull up resistors are enabled when the bus is high.

#### 7.3.4 Input Driver Requirements

The continuous dc-current "sinking" capability is determined by the external system-level open-drain (or pushpull) drivers that are interfaced to the TCA39416 I/O pins. Since the high bandwidth of these bidirectional I/O circuits is used to facilitate this fast change from an input to an output and an output to an input, they have a modest dc-current "sourcing" capability of hundreds of micro-Amps, as determined by the internal 10-k $\Omega$  pullup resistors.

The fall time ( $t_{fA}$ ,  $t_{fB}$ ) of a signal depends on the edge-rate and output impedance of the external device driving TCA39416 data I/Os, as well as the capacitive loading on the data lines.

Similarly, the  $t_{PHL}$  and max data rates also depend on the output impedance of the external driver. The values for  $t_{fA}$ ,  $t_{fB}$ ,  $t_{PHL}$ , and maximum data rates in the data sheet assume that the output impedance of the external driver is below  $V_{OL}$  on both sides.

#### 7.4 Device Functional Modes

The TCA39416 device has two functional modes, enabled and disabled. To disable the device, set the OE input low, which disables the rise time and fall time accelerators, and prevents signals from propagating across the channels. The internal pull up resistors are also affected by the OE input and are disabled when OE input is low. Setting the OE input high enables the device. The internal pull-up resistors act has High-Keeper and are enabled based on respective VCC voltage when bus is high. Table 7-1 provides functional description for TCA39416.

| Supply v           | voltage <sup>(4)</sup> | Input <sup>(1)</sup>     | I/O              |
|--------------------|------------------------|--------------------------|------------------|
| V <sub>CCA</sub>   | V <sub>CCB</sub>       | <b>OE</b> <sup>(2)</sup> |                  |
| 0.72 V to 1.98 V   | 0.72 V to 1.98 V       | L                        | disconnected     |
| 0.72 V to 1.98 V   | 0.72 V to 1.98 V       | Н                        | A1 = B1; A2 = B2 |
| GND <sup>(3)</sup> | GND <sup>(3)</sup>     | Х                        | disconnected     |

| Table | 7-1. | <b>Functional table</b> |
|-------|------|-------------------------|

(1) H = HIGH voltage level; L = LOW voltage level; X = don't care

(2) OE is referenced to  $V_{CCA}$ . Pull OE low to place all outputs in 3-state mode.

(3) When either  $V_{CCA}$  or  $V_{CCB}$  is at GND level, the device goes into power-down mode.

(4)  $V_{CCA} \leq V_{CCB}$ .



## 8 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

### 8.1 Application Information

The TCA39416 can be used to bridge the digital-switching compatibility gap between two voltage nodes to successfully interface logic threshold levels found in electronic systems. It should be used in a point-to-point topology for interfacing devices or systems operating at different interface voltages with one another. The primary target application use is for interfacing with I3C push-pull drivers or open-drain drivers on the data I/Os such as I<sup>2</sup>C or SMBus, where the data is bidirectional and no control signal is available.

#### 8.2 Typical Application



OE is referenced to V<sub>CCA</sub>

#### Figure 8-1. Typical Application

#### 8.2.1 Design Requirements

For this design example, use the parameters listed in Table 8-1.

| Table 8-1. Design Parameters   |                  |  |  |  |  |  |  |  |
|--------------------------------|------------------|--|--|--|--|--|--|--|
| DESIGN PARAMETER EXAMPLE VALUE |                  |  |  |  |  |  |  |  |
| Input voltage range            | 0.72 V to 1.98 V |  |  |  |  |  |  |  |
| Output voltage range           | 0.72 V to 1.98 V |  |  |  |  |  |  |  |

#### 8.2.2 Detailed Design Procedure

To begin the design process, determine the following:

- Input voltage range
  - Use the supply voltage of the device that is driving the TCA39416 device to determine the input voltage range. For a valid logic high, the value must exceed the  $V_{IH}$  of the input port. For a valid logic low, the value must be less than the  $V_{IL}$  of the input port.



- Output voltage range
  - Use the supply voltage of the device that the TCA39416 device is driving to determine the output voltage range
  - The TCA39416 device has 10-kΩ internal pull up resistors that act as high-keepers when the I/O lines are high.

#### 8.2.3 Application Curve



Figure 8-2. Level-Translation of a 12.5-MHz Signal

## 8.3 Power Supply Recommendations

The TCA39416 has no supply restrictions outside of the 0.72 V to 1.98 V range.  $V_{CCA}$  must be  $\leq V_{CCB}$  for proper operation.

The sequencing of each power supply does not damage the device during the power up operation, so either power supply can be ramped up first. The output-enable (OE) input circuit is designed so that when the (OE) input is low, the outputs are disabled. No signals may propagate the rise time and fall time accelerators, and the internal pull up resistors are disabled. To make sure the signals do not pass through during power up or power down, the OE input pin must be tied to GND through a pull down resistor. The OE input pin should not be enabled until  $V_{CCA}$  and  $V_{CCB}$  are fully ramped and stable. If OE is tied to  $V_{CCA}$ , this is OK, but might result in a glitch on the bus during power up depending on the capacitive load and ramp rates. The minimum value of the pull down resistor to ground is determined by the current-sourcing capability of the driver.



## 8.4 Layout

### 8.4.1 Layout Guidelines

For reliability of the device, the following common printed-circuit board layout guidelines are recommended:

- 1. Bypass capacitors should be used on power supplies and should be placed as close as possible to the  $V_{CCA}$ ,  $V_{CCB}$  pin, and  $G_{ND}$  pin.
- 2. Short trace lengths should be used to avoid excessive loading.
- 3. Keep Ax and Bx lengths close to prevent skewing the signals.
- 4. PCB signal trace-lengths must be kept short enough so that the round-trip delay of any reflection is less than the one-shot duration, approximately < 20 ns. Making sure that any reflection encounters low impedance at the source driver.

#### 8.4.2 Layout Example



Figure 8-3. Layout Example (DDF)



## 9 Device and Documentation Support

#### 9.1 Documentation Support

For related documentation see the following:

Texas Instruments, I3C - Next Generation Serial Communication Interface

#### 9.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 9.3 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 9.4 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments. All trademarks are the property of their respective owners.

#### 9.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 9.6 Glossary

TI Glossary This glossary lists and explains terms, acronyms, and definitions.

#### **10 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Ch | anges from Revision A (July 2023) to Revision B (November 2023)                                        | Page |
|----|--------------------------------------------------------------------------------------------------------|------|
| •  | Added Feature Compatibility with JEDEC I3C JESD403                                                     | 1    |
| •  | Changed ten by deleting the typical value and changing the max value from 124 ns to 250 ns             | 7    |
| •  | Changed t <sub>dis</sub> by deleting the typical value and changing the max value from 68 ns to 350 ns | 7    |
| •  | Changed from 13C to I3C                                                                                | 14   |
|    | Changed round-trip delay from < 30 ns to < 20 ns                                                       |      |

| С | hanges from Revision * (December 2022) to Revision A (July 2023)                                             | Page |
|---|--------------------------------------------------------------------------------------------------------------|------|
| • | Deleted the Product Preview note from X2SON in the Package Information table                                 | 1    |
| • | Added thermal information for DTW                                                                            | 5    |
| • | Deleted sentence "When V <sub>CCA</sub> is same as V <sub>CCB</sub> ," from the Power Supply Recommendations | 15   |

## 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|-------------------------------|--------------------|--------------|-------------------------|---------|
|                  |               |              |                    |      |                |                 | (6)                           |                    |              |                         |         |
| PTCA39416DTWR    | ACTIVE        | X2SON        | DTW                | 8    | 3000           | TBD             | Call TI                       | Call TI            | -40 to 125   |                         | Samples |
| TCA39416DDFR     | ACTIVE        | SOT-23-THIN  | DDF                | 8    | 3000           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | 2VIF                    | Samples |
| TCA39416DTWR     | ACTIVE        | X2SON        | DTW                | 8    | 3000           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | 10C                     | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



www.ti.com

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



Texas

STRUMENTS

### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |   |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TCA39416DDFR                | SOT-23-<br>THIN | DDF                | 8 | 3000 | 180.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TCA39416DTWR                | X2SON           | DTW                | 8 | 3000 | 180.0                    | 8.4                      | 1.15       | 1.5        | 0.55       | 4.0        | 8.0       | Q1               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

23-Dec-2023



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TCA39416DDFR | SOT-23-THIN  | DDF             | 8    | 3000 | 210.0       | 185.0      | 35.0        |
| TCA39416DTWR | X2SON        | DTW             | 8    | 3000 | 210.0       | 185.0      | 35.0        |

# **DDF0008A**



# **PACKAGE OUTLINE**

# SOT-23 - 1.1 mm max height

PLASTIC SMALL OUTLINE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.



# **DDF0008A**

# **EXAMPLE BOARD LAYOUT**

# SOT-23 - 1.1 mm max height

PLASTIC SMALL OUTLINE



4. Publication IPC-7351 may have alternate designs.

5. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# **DDF0008A**

# **EXAMPLE STENCIL DESIGN**

# SOT-23 - 1.1 mm max height

PLASTIC SMALL OUTLINE



6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

7. Board assembly site may have different recommendations for stencil design.



# **DTW0008A**



# **PACKAGE OUTLINE**

# X2SON - 0.4 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  This drawing is subject to change without notice.
  This package complies to JEDEC MO-287 variation X2EAF.



# DTW0008A

# **EXAMPLE BOARD LAYOUT**

# X2SON - 0.4 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



4. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).



# DTW0008A

# **EXAMPLE STENCIL DESIGN**

# X2SON - 0.4 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated