# Hex Level Shifter for TTL to CMOS or CMOS to CMOS ## MC14504B The MC14504B is a hex non–inverting level shifter using CMOS technology. The level shifter will shift a TTL signal to CMOS logic levels for any CMOS supply voltage between 5 and 15 volts. A control input also allows interface from CMOS to CMOS at one logic level to another logic level: Either up or down level translating is accomplished by selection of power supply levels $V_{DD}$ and $V_{CC}$ . The $V_{CC}$ level sets the input signal levels while $V_{DD}$ selects the output voltage levels. #### **Features** - UP Translates from a Low to a High Voltage or DOWN Translates from a High to a Low Voltage - Input Threshold Can Be Shifted for TTL Compatibility - No Sequencing Required on Power Supplies or Inputs for Power Up or Power Down - 3 to 18 Vdc Operation for V<sub>DD</sub> and V<sub>CC</sub> - Diode Protected Inputs to V<sub>SS</sub> - Capable of Driving Two Low-Power TTL Loads or One Low-Power Schottky TTL Load Over the Rated Temperature Range - NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable - These Devices are Pb-Free and are RoHS Compliant ## **MAXIMUM RATINGS** (Voltages Referenced to V<sub>SS</sub>) | Symbol | Parameter | Value | Unit | |------------------------------------|---------------------------------------------------|-------------------------------|------| | V <sub>CC</sub> | DC Supply Voltage Range | -0.5 to +18.0 | V | | $V_{DD}$ | DC Supply Voltage Range | -0.5 to +18.0 | V | | V <sub>in</sub> | Input Voltage Range (DC or Transient) | -0.5 to +18.0 | V | | V <sub>out</sub> | Output Voltage Range<br>(DC or Transient) | -0.5 to V <sub>DD</sub> + 0.5 | V | | I <sub>in</sub> , I <sub>out</sub> | Input or Output Current (DC or Transient) per Pin | ±10 | mA | | P <sub>D</sub> | Power Dissipation, per Package (Note 1) | 500 | mW | | T <sub>A</sub> | Ambient Temperature Range | -55 to +125 | °C | | T <sub>stg</sub> | Storage Temperature Range | -65 to +150 | °C | | TL | Lead Temperature<br>(8-Second Soldering) | 260 | °C | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. 1. Temperature Derating: "D/DW" Packages: -7.0 mW/°C From 65°C To 125°C. This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high–impedance circuit. For proper operation, $V_{in}$ and $V_{out}$ should be constrained to the range $V_{SS} \le (V_{in} \text{ or } V_{out}) \le V_{DD}$ . 1 Unused inputs must always be tied to an appropriate logic voltage level (e.g., either VSS or VDD). Unused outputs must be left open. **CASE 751B** TSSOP-16 DT SUFFIX CASE 948F ## **PIN ASSIGNMENT** ## **MARKING DIAGRAMS** SOIC-16 A = Assembly Location WL, L = Wafer Lot Y = Year WW, W = Work Week G or = Pb-Free Indicator (Note: Microdot may be in either location) ## **ORDERING INFORMATION** See detailed ordering and shipping information in the package dimensions section on page 2 of this data sheet. ## MC14504B ## **LOGIC DIAGRAM** | Mode Select | Input Logic<br>Levels | Output Logic<br>Levels | |----------------------|-----------------------|------------------------| | 1 (V <sub>CC</sub> ) | TTL | CMOS | | 0 (V <sub>SS</sub> ) | CMOS | CMOS | 1/6 of package shown. ## **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | |-----------------|-----------------------|--------------------------| | MC14504BDG | SOIC-16<br>(Pb-Free) | 48 Units / Rail | | MC14504BDR2G | SOIC-16 | 2500 Units / Tape & Reel | | NLV14504BDR2G* | (Pb-Free) | | | MC14504BDTG | TSSOP-16<br>(Pb-Free) | 96 Units / Rail | | MC14504BDTR2G | TSSOP-16 | 2500 Units / Tape & Reel | | NLV14504BDTR2G* | (Pb-Free) | | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. \*NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable. ## MC14504B ## **ELECTRICAL CHARACTERISTICS** (Voltages Referenced to V<sub>SS</sub>) | | | | | | - 55 | 5°C | | 25°C | | 125 | °C | | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------------------------------------|--------------------------------|----------------------------|----------------------------------|--------------------------|----------------------------------|------------------------------------|--------------------------|----------------------------------|---------------------------------|------| | Characteristic | | Symbol | V <sub>CC</sub><br>Vdc | V <sub>DD</sub><br>Vdc | Min | Max | Min | Typ<br>(Note 2) | Max | Min | Max | Unit | | Output Voltage<br>V <sub>in</sub> = 0 V | "0" Level | V <sub>OL</sub> | | 5.0<br>10<br>1 5 | -<br>-<br>- | 0.05<br>0.05<br>0.05 | -<br>-<br>- | 0<br>0<br>0 | 0.05<br>0.05<br>0.05 | -<br>-<br>- | 0.05<br>0.05<br>0.05 | Vdc | | V <sub>in</sub> = V <sub>CC</sub> | "1" Level | V <sub>OH</sub> | -<br>-<br>- | 5.0<br>10<br>15 | 4.95<br>9.95<br>14.95 | -<br>-<br>- | 4.95<br>9.95<br>14.95 | 5.0<br>10<br>15 | -<br>-<br>- | 4.95<br>9.95<br>14.95 | -<br>-<br>- | Vdc | | Input Voltage<br>(V <sub>OL</sub> = 1.0 Vdc) TTL-CMOS<br>(V <sub>OL</sub> = 1.5 Vdc) TTL-CMOS<br>(V <sub>OL</sub> = 1.0 Vdc) CMOS-CMO<br>(V <sub>OL</sub> = 1.5 Vdc) CMOS-CMO<br>(V <sub>OL</sub> = 1.5 Vdc) CMOS-CMO | os | V <sub>IL</sub> | 5.0<br>5.0<br>5.0<br>5.0<br>10 | 10<br>15<br>10<br>15<br>15 | -<br>-<br>-<br>- | 0.8<br>0.8<br>1.5<br>1.5 | -<br>-<br>-<br>- | 1.3<br>1.3<br>2.25<br>2.25<br>4.5 | 0.8<br>0.8<br>1.5<br>1.5 | -<br>-<br>-<br>- | 0.8<br>0.8<br>1.4<br>1.5<br>2.9 | Vdc | | Input Voltage<br>(V <sub>OH</sub> = 9.0 Vdc) TTL-CMOS<br>(V <sub>OH</sub> = 13.5 Vdc) TTL-CMO<br>(V <sub>OH</sub> = 9.0 Vdc) CMOS-CM<br>(V <sub>OH</sub> = 13.5 Vdc) CMOS-CM<br>(V <sub>OH</sub> = 13.5 Vdc) CMOS-CM | S<br>OS<br>MOS | V <sub>IH</sub> | 5.0<br>5.0<br>5.0<br>5.0<br>10 | 10<br>15<br>10<br>15<br>15 | 2.0<br>2.0<br>3.6<br>3.6<br>7.1 | -<br>-<br>-<br>- | 2.0<br>2.0<br>3.5<br>3.5<br>7.0 | 1.5<br>1.5<br>2.75<br>2.75<br>5.5 | -<br>-<br>-<br>- | 2.0<br>2.0<br>3.5<br>3.5<br>7.0 | | Vdc | | Output Drive Current<br>(V <sub>OH</sub> = 2.5 Vdc)<br>(V <sub>OH</sub> = 4.6 Vdc)<br>(V <sub>OH</sub> = 9.5 Vdc)<br>(V <sub>OH</sub> = 13.5 Vdc) | Source | I <sub>OH</sub> | -<br>-<br>-<br>- | 5.0<br>5.0<br>10<br>15 | - 3.0<br>-0.64<br>- 1.6<br>- 4.2 | -<br>-<br>-<br>- | - 2.4<br>-0.51<br>- 1.3<br>- 3.4 | - 4.2<br>- 0.88<br>- 2.25<br>- 8.8 | -<br>-<br>-<br>- | - 1.7<br>-0.36<br>- 0.9<br>- 2.4 | -<br>-<br>- | mAdc | | $(V_{OL} = 0.4 \text{ Vdc})$<br>$(V_{OL} = 0.5 \text{ Vdc})$<br>$(V_{OL} = 1.5 \text{ Vdc})$ | Sink | I <sub>OL</sub> | -<br>-<br>- | 5.0<br>10<br>15 | 0.64<br>1.6<br>4.2 | -<br>-<br>- | 0.51<br>1.3<br>3.4 | 0.88<br>2.25<br>8.8 | -<br>-<br>- | 0.36<br>0.9<br>2.4 | 1 1 1 | mAdc | | Input Current | | l <sub>in</sub> | - | 15 | - | ±0.1 | - | ±0.00001 | ±0.1 | - | ±1.0 | μAdc | | Input Capacitance (V <sub>in</sub> = 0) | | C <sub>in</sub> | _ | _ | - | _ | - | 5.0 | 7.5 | - | - | pF | | Quiescent Current<br>(Per Package)<br>CMOS-CMOS Mode | | I <sub>DD</sub> or<br>I <sub>CC</sub> | -<br>-<br>- | 5.0<br>10<br>15 | -<br>-<br>- | 0.05<br>0.10<br>0.20 | -<br>-<br>- | 0.0005<br>0.0010<br>0.0015 | 0.05<br>0.10<br>0.20 | -<br>-<br>- | 1.5<br>3.0<br>6.0 | μAdc | | Quiescent Current<br>(Per Package)<br>TTL-CMOS Mode | | I <sub>DD</sub> | 5.0<br>5.0<br>5.0 | 5.0<br>10<br>15 | -<br>-<br>- | 0.5<br>1.0<br>2.0 | -<br>-<br>- | 0.0005<br>0.0010<br>0.0015 | 0.5<br>1.0<br>2.0 | -<br>-<br>- | 3.8<br>7.5<br>15 | μAdc | | Quiescent Current<br>(Per Package)<br>TTL-CMOS Mode | | Icc | 5.0<br>5.0<br>5.0 | 5.0<br>10<br>15 | -<br>-<br>- | 5.0<br>5.0<br>5.0 | -<br>-<br>- | 2.5<br>2.5<br>2.5 | 5.0<br>5.0<br>5.0 | -<br>-<br>- | 6.0<br>6.0<br>6.0 | mAdc | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. 2. Data labelled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance. ## SWITCHING CHARACTERISTICS ( $C_L$ = 50 pF, $T_A$ = 25°C) | | | | | | | Limits | | | |--------------------------------|-------------------------------------|--------------------------------------------------|------------------------|------------------------|-------------|-------------------|-------------------|------| | Characteristic | Symbol | Shifting Mode | V <sub>CC</sub><br>Vdc | V <sub>DD</sub><br>Vdc | Min | Typ<br>(Note 3) | Max | Unit | | Propagation Delay, High to Low | t <sub>PHL</sub> | TTL - CMOS<br>V <sub>DD</sub> > V <sub>CC</sub> | 5.0<br>5.0 | 10<br>15 | -<br>- | 140<br>140 | 280<br>280 | ns | | | | CMOS – CMOS<br>V <sub>DD</sub> > V <sub>CC</sub> | 5.0<br>5.0<br>10 | 10<br>15<br>15 | -<br>-<br>- | 120<br>120<br>70 | 240<br>240<br>140 | | | | | CMOS – CMOS<br>V <sub>CC</sub> > V <sub>DD</sub> | 10<br>15<br>15 | 5.0<br>5.0<br>10 | -<br>-<br>- | 185<br>185<br>175 | 370<br>370<br>350 | | | Propagation Delay, Low to High | t <sub>PLH</sub> | TTL - CMOS<br>V <sub>DD</sub> > V <sub>CC</sub> | 5.0<br>5.0 | 10<br>15 | -<br>- | 170<br>160 | 340<br>320 | ns | | | | CMOS – CMOS<br>V <sub>DD</sub> > V <sub>CC</sub> | 5.0<br>5.0<br>10 | 10<br>15<br>15 | -<br>-<br>- | 170<br>170<br>100 | 340<br>340<br>200 | | | | | CMOS – CMOS<br>V <sub>CC</sub> > V <sub>DD</sub> | 10<br>15<br>15 | 5.0<br>5.0<br>10 | -<br>-<br>- | 275<br>275<br>145 | 550<br>550<br>290 | | | Output Rise and Fall Time | t <sub>TLH</sub> , t <sub>THL</sub> | ALL | 1 1 1 | 5.0<br>10<br>15 | -<br>-<br>- | 100<br>50<br>40 | 200<br>100<br>80 | ns | <sup>3.</sup> Data labelled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance. Figure 1. Input Switchpoint CMOS to CMOS Mode Figure 3. Operating Boundary CMOS to CMOS Mode Figure 2. Input Switchpoint TTL to CMOS Mode Figure 4. Operating Boundary TTL to CMOS Mode ## SOIC-16 9.90x3.90x1.50 1.27P CASE 751B ISSUE L #### **DATE 29 MAY 2024** #### NOTES: - 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 2018. - 2. DIMENSION IN MILLIMETERS. ANGLE IN DEGREES. - 3. DIMENSIONS D AND E1 DO NOT INCLUDE MOLD PROTRUSION. - 4. MAXIMUM MOLD PROTRUSION 0.15mm PER SIDE. - 5. DIMENSION 6 DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127mm TOTAL IN EXCESS OF THE 6 DIMENSION AT MAXIMUM MATERIAL CONDITION. | MILLIMETERS | | | | | | | |-------------|----------|----------|----------|--|--|--| | DIM | MIN | MAX | | | | | | А | 1.35 | 1.55 | 1.75 | | | | | A1 | 0.00 | 0.05 | 0.10 | | | | | A2 | 1.35 | 1.50 | 1.65 | | | | | b | 0.35 | 0.42 | 0.49 | | | | | С | 0.19 | 0.22 | 0.25 | | | | | D | | 9.90 BSC | | | | | | Е | | 6.00 BSC | | | | | | E1 | 3.90 BSC | | | | | | | е | | 1.27 BSC | | | | | | h | 0.25 | | 0.50 | | | | | L | 0.40 | 0.83 | 1.25 | | | | | L1 | | 1.05 REF | | | | | | Θ | 0. | | 7° | | | | | TOLERAN | CE OF FC | RM AND | POSITION | | | | | aaa | 0.10 | | | | | | | bbb | 0.20 | | | | | | | ссс | 0.10 | | | | | | | ddd | | 0.25 | | | | | | eee | | 0.10 | · | | | | ## RECOMMENDED MOUNTING FOOTPRINT \*FOR ADDITIONAL INFORMATION ON OUR PB-FREE STRATEGY AND SOLDERING DETAILS, PLEASE DOWNLOAD THE onsemi SOLDERING AND MOUNTING TECHNIQUES REFERENCE MANUAL, SOLDERRM/D | DOCUMENT NUMBER: | 98ASB42566B | Electronic versions are uncontrolled except when accessed directly from the Document Reposi<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | | |------------------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--| | DESCRIPTION: | SOIC-16 9.90X3.90X1.50 1 | .27P | PAGE 1 OF 2 | | | onsemi and ONSemi are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others. ## SOIC-16 9.90x3.90x1.50 1.27P CASE 751B ISSUE L **DATE 29 MAY 2024** ## GENERIC MARKING DIAGRAM\* XXXXX = Specific Device Code A = Assembly Location WL = Wafer Lot Y = Year WW = Work Week G = Pb-Free Package \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking. | STYLE 1: | | STYLE 2: | | STYLE 3: | | STYLE 4: | | |----------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-------------| | PIN 1. | | PIN 1. | | PIN 1. | COLLECTOR, DYE #1 | PIN 1. | | | 2. | | 2. | | 2. | | 2. | | | 3. | EMITTER | 3. | NO CONNECTION | 3. | | 3. | | | 4. | NO CONNECTION | 4. | | 4. | | 4. | | | 5. | EMITTER | 5. | | 5. | COLLECTOR, #2 | 5. | | | 6. | BASE | 6. | | 6. | | 6. | | | 7. | | 7. | | 7. | | 7. | | | 8. | | 8. | | 8. | | 8. | | | 9. | | 9. | | 9. | | | BASE, #4 | | 10. | | | ANODE | | BASE, #3 | | EMITTER, #4 | | 11. | NO CONNECTION | 11. | NO CONNECTION | 11. | EMITTER, #3 | 11. | BASE, #3 | | 12. | EMITTER | 12. | CATHODE | | COLLECTOR, #3 | 12. | EMITTER, #3 | | 13. | BASE | 13. | CATHODE | 13. | COLLECTOR, #4 | 13. | BASE, #2 | | 14. | COLLECTOR | 14. | NO CONNECTION | 14. | BASE, #4 | 14. | EMITTER, #2 | | 15. | EMITTER | 15. | ANODE | 15. | EMITTER, #4 | 15. | BASE, #1 | | 16. | COLLECTOR | 16. | CATHODE | 16. | COLLECTOR, #4 | 16. | EMITTER, #1 | | | | | | | | | | | OT/4 F F: | | | | | | | | | | | SIVIE | | SIVIE | | | | | STYLE 5:<br>PIN 1 | DRAIN DYF #1 | STYLE 6:<br>PIN 1 | CATHODE | STYLE 7:<br>PIN 1 | SOURCE N-CH | | | | PIN 1. | , | PIN 1. | | PIN 1. | | ١ | | | PIN 1.<br>2. | DRAIN, #1 | PIN 1.<br>2. | CATHODE | PIN 1.<br>2. | COMMON DRAIN (OUTPUT | | | | PIN 1.<br>2.<br>3. | DRAIN, #1<br>DRAIN, #2 | PIN 1.<br>2.<br>3. | CATHODE<br>CATHODE | PIN 1.<br>2.<br>3. | COMMON DRAIN (OUTPUT COMMON DRAIN (OUTPUT | | | | PIN 1.<br>2.<br>3.<br>4. | DRAIN, #1<br>DRAIN, #2<br>DRAIN, #2 | PIN 1.<br>2.<br>3.<br>4. | CATHODE<br>CATHODE<br>CATHODE | PIN 1.<br>2.<br>3.<br>4. | COMMON DRAIN (OUTPUT<br>COMMON DRAIN (OUTPUT<br>GATE P-CH | ) | | | PIN 1.<br>2.<br>3.<br>4.<br>5. | DRAIN, #1<br>DRAIN, #2<br>DRAIN, #2<br>DRAIN, #3 | PIN 1.<br>2.<br>3.<br>4.<br>5. | CATHODE<br>CATHODE<br>CATHODE<br>CATHODE | PIN 1.<br>2.<br>3.<br>4.<br>5. | COMMON DRAIN (OUTPUT<br>COMMON DRAIN (OUTPUT<br>GATE P-CH<br>COMMON DRAIN (OUTPUT | )<br>) | | | PIN 1.<br>2.<br>3.<br>4.<br>5. | DRAIN, #1<br>DRAIN, #2<br>DRAIN, #2<br>DRAIN, #3<br>DRAIN, #3 | PIN 1.<br>2.<br>3.<br>4.<br>5. | CATHODE<br>CATHODE<br>CATHODE<br>CATHODE<br>CATHODE | PIN 1.<br>2.<br>3.<br>4.<br>5. | COMMON DRAIN (OUTPUT<br>COMMON DRAIN (OUTPUT<br>GATE P-CH<br>COMMON DRAIN (OUTPUT<br>COMMON DRAIN (OUTPUT | )<br>)<br>) | | | PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6. | DRAIN, #1<br>DRAIN, #2<br>DRAIN, #2<br>DRAIN, #3<br>DRAIN, #3<br>DRAIN, #4 | PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6. | CATHODE<br>CATHODE<br>CATHODE<br>CATHODE<br>CATHODE<br>CATHODE | PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7. | COMMON DRAIN (OUTPUT<br>COMMON DRAIN (OUTPUT<br>GATE P-CH<br>COMMON DRAIN (OUTPUT<br>COMMON DRAIN (OUTPUT<br>COMMON DRAIN (OUTPUT | )<br>)<br>) | | | PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7. | DRAIN, #1<br>DRAIN, #2<br>DRAIN, #2<br>DRAIN, #3<br>DRAIN, #3<br>DRAIN, #4<br>DRAIN, #4 | PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7. | CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE | PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7. | COMMON DRAIN (OUTPUT<br>COMMON DRAIN (OUTPUT<br>GATE P-CH<br>COMMON DRAIN (OUTPUT<br>COMMON DRAIN (OUTPUT<br>COMMON DRAIN (OUTPUT<br>SOURCE P-CH | )<br>)<br>) | | | PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8.<br>9. | DRAIN, #1<br>DRAIN, #2<br>DRAIN, #2<br>DRAIN, #3<br>DRAIN, #3<br>DRAIN, #4<br>DRAIN, #4<br>GATE, #4 | PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8.<br>9. | CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE ANODE | PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8. | COMMON DRAIN (OUTPUT COMMON DRAIN (OUTPUT GATE P-CH COMMON DRAIN (OUTPUT COMMON DRAIN (OUTPUT COMMON DRAIN (OUTPUT SOURCE P-CH SOURCE P-CH | )<br>)<br>) | | | PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8.<br>9. | DRAIN, #1 DRAIN, #2 DRAIN, #2 DRAIN, #3 DRAIN, #3 DRAIN, #4 DRAIN, #4 SOURCE, #4 | PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8.<br>9. | CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE ANODE ANODE | PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8.<br>9. | COMMON DRAIN (OUTPUT COMMON DRAIN (OUTPUT GATE P-CH COMMON DRAIN (OUTPUT COMMON DRAIN (OUTPUT COMMON DRAIN (OUTPUT SOURCE P-CH COMMON DRAIN (OUTPUT COMMON DRAIN (OUTPUT COMMON DRAIN (OUTPUT COMMON DRAIN COMMON DRAIN (OUTPUT COMMON DRAIN COMMON DRAIN (OUTPUT COMMON DRAIN COMMON DRAIN (OUTPUT COMMON DRAIN COMMON DRAIN COMMON DRAIN (OUTPUT COMMON DRAIN | )<br>)<br>)<br>) | | | PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8.<br>9. | DRAIN, #1 DRAIN, #2 DRAIN, #2 DRAIN, #3 DRAIN, #3 DRAIN, #4 DRAIN, #4 GATE, #4 GATE, #4 GATE, #3 | PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8.<br>9. | CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE ANODE ANODE ANODE ANODE | PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8.<br>9. | COMMON DRAIN (OUTPUT COMMON DRAIN (OUTPUT GATE P-CH COMMON DRAIN (OUTPUT COMMON DRAIN (OUTPUT COMMON DRAIN (OUTPUT SOURCE P-CH SOURCE P-CH COMMON DRAIN (OUTPUT COMMON DRAIN (OUTPUT COMMON DRAIN COMMON DRAIN (OUTPUT COMMON DRAIN COMMON DRAIN (OUTPUT COMMON DRAIN COMMON DRAIN (OUTPUT COMMON DRAIN COMMON DRAIN COMMON DRAIN COMMON DRAIN (OUTPUT COMMON DRAIN | )<br>)<br>)<br>) | | | PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8.<br>9.<br>10.<br>11. | DRAIN, #1 DRAIN, #2 DRAIN, #2 DRAIN, #3 DRAIN, #3 DRAIN, #3 DRAIN, #4 GATE, #4 GATE, #4 SOURCE, #4 SOURCE, #3 | PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. | CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE ANODE ANODE ANODE ANODE ANODE ANODE ANODE | PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. | COMMON DRAIN (OUTPUT COMMON DRAIN (OUTPUT GATE P-CH COMMON DRAIN (OUTPUT COMMON DRAIN (OUTPUT COMMON DRAIN (OUTPUT SOURCE P-CH SOURCE P-CH COMMON DRAIN (OUTPUT COUTPUT COMMON DRAIN (OUTPUT COMMON DRAIN COUTPUT COMMON DRAIN (OUTPUT COMMON DRAIN COUTPUT COMMON DRAIN (OUTPUT COMMON DRAIN COUTPUT COMMON DRAIN COUTPUT COMMON DRAIN (OUTPUT COMMON DRAIN COUTPUT COMMON DRAIN COUTPUT COMMON DRAIN (OUTPUT COMMON DRAIN COUTPUT COMMON DRAIN COUTPUT COMMON DRAIN (OUTPUT COMMON DRAIN COUTPUT COMMON DRAIN COUTPUT COMMON DRAIN (OUTPUT COMMON DRAIN COUTPUT COUT | )<br>)<br>)<br>) | | | PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. 11. 12. | DRAIN, #1 DRAIN, #2 DRAIN, #2 DRAIN, #3 DRAIN, #3 DRAIN, #4 GATE, #4 SOURCE, #4 GATE, #3 SOURCE, #3 GATE, #2 | PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. 11. 12. | CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE ANODE ANODE ANODE ANODE ANODE ANODE ANODE ANODE ANODE | PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. 11. 12. | COMMON DRAIN (OUTPUT COMMON DRAIN (OUTPUT GATE P-CH COMMON DRAIN (OUTPUT COMMON DRAIN (OUTPUT COMMON DRAIN (OUTPUT SOURCE P-CH COMMON DRAIN (OUTPUT COMMON DRAIN (OUTPUT COMMON DRAIN (OUTPUT COMMON DRAIN (OUTPUT GATE N-CH | ) | | | PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. 11. 12. 13. | DRAIN, #1 DRAIN, #2 DRAIN, #2 DRAIN, #3 DRAIN, #3 DRAIN, #4 DRAIN, #4 GATE, #4 SOURCE, #4 GATE, #3 SOURCE, #2 SOURCE, #2 SOURCE, #2 | PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. 11. 12. 13. | CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE ANODE | PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. 11. 12. 13. | COMMON DRAIN (OUTPUT COMMON DRAIN (OUTPUT GATE P-CH COMMON DRAIN (OUTPUT COMMON DRAIN (OUTPUT SOURCE P-CH SOURCE P-CH SOURCE P-CH COMMON DRAIN (OUTPUT COMMON DRAIN (OUTPUT COMMON DRAIN COMMON DRAIN (OUTPUT COMMON DRAIN COMMON DRAIN (OUTPUT COMMON DRAIN COMMON DRAIN (OUTPUT COMMON DRAIN COMMON DRAIN COMMON DRAIN (OUTPUT COMMON DRAIN COMMON DRAIN COMMON DRAIN (OUTPUT COMMON DRAIN | )<br>)<br>)<br>)<br>) | | | PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. 11. 12. 13. | DRAIN, #1 DRAIN, #2 DRAIN, #2 DRAIN, #3 DRAIN, #3 DRAIN, #3 DRAIN, #4 GATE, #4 GATE, #4 SOURCE, #4 GATE, #2 SOURCE, #3 GATE, #2 GATE, #1 | PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. 11. 12. 13. | CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE ANODE | PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. 11. 12. 13. | COMMON DRAIN (OUTPUT COMMON DRAIN (OUTPUT GATE P-CH COMMON DRAIN (OUTPUT COMMON DRAIN (OUTPUT SOURCE P-CH SOURCE P-CH COMMON DRAIN (OUTPUT COMMON DRAIN (OUTPUT COMMON DRAIN (OUTPUT COMMON DRAIN (OUTPUT GATE N-CH COMMON DRAIN (OUTPUT GATE N-CH COMMON DRAIN (OUTPUT COMMON DRAIN (OUTPUT COMMON DRAIN COMMON DRAIN (OUTPUT COMMON DRAIN COMMON DRAIN COMMON D | )<br>)<br>)<br>)<br>) | | | PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. 11. 12. 13. | DRAIN, #1 DRAIN, #2 DRAIN, #2 DRAIN, #3 DRAIN, #3 DRAIN, #4 DRAIN, #4 GATE, #4 SOURCE, #4 GATE, #3 SOURCE, #2 SOURCE, #2 SOURCE, #2 | PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. 11. 12. 13. | CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE ANODE | PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. 11. 12. 13. | COMMON DRAIN (OUTPUT COMMON DRAIN (OUTPUT GATE P-CH COMMON DRAIN (OUTPUT COMMON DRAIN (OUTPUT SOURCE P-CH SOURCE P-CH COMMON DRAIN (OUTPUT COMMON DRAIN (OUTPUT COMMON DRAIN (OUTPUT COMMON DRAIN (OUTPUT GATE N-CH COMMON DRAIN (OUTPUT COMMON DRAIN (OUTPUT COMMON DRAIN COMMON DRAIN (OUTPUT CO | )<br>)<br>)<br>)<br>) | | | DOCUMENT NUMBER: | 98ASB42566B | Electronic versions are uncontrolled except when accessed directly from the Document Repositor<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | |------------------|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--| | DESCRIPTION: | SOIC-16 9.90X3.90X1.50 1.27P | | PAGE 2 OF 2 | | onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others. TSSOP-16 WB **DATE 19 OCT 2006** #### NOTES - DIMENSIONING AND TOLERANCING PER - ANSI Y14.5M, 1982. CONTROLLING DIMENSION: MILLIMETER. - DIMENSION A DOES NOT INCLUDE MOLD FLASH. PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT - EXCEED 0.15 (0.006) PER SIDE. DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. - INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE. DIMENSION K DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABILE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE K DIMENSION AT MAXIMUM MATERIAL CONDITION. TERMINIAL IN IMPERIOR OF SHOWIN FOR - TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY. - DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE -W-. | | MILLIN | IETERS | INC | HES | |-----|--------|--------|-----------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 4.90 | 5.10 | 0.193 | 0.200 | | В | 4.30 | 4.50 | 0.169 | 0.177 | | С | | 1.20 | | 0.047 | | D | 0.05 | 0.15 | 0.002 | 0.006 | | F | 0.50 | 0.75 | 0.020 | 0.030 | | G | 0.65 | BSC | 0.026 BSC | | | Н | 0.18 | 0.28 | 0.007 | 0.011 | | J | 0.09 | 0.20 | 0.004 | 0.008 | | J1 | 0.09 | 0.16 | 0.004 | 0.006 | | K | 0.19 | 0.30 | 0.007 | 0.012 | | K1 | 0.19 | 0.25 | 0.007 | 0.010 | | Ы | 6.40 | BSC | 0.252 | BSC | | М | 0 0 | 00 | 0 0 | 0 0 | ## **RECOMMENDED** SOLDERING FOOTPRINT\* <sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the onsemi Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. ## **GENERIC** MARKING DIAGRAM\* = Specific Device Code XXXX = Assembly Location Α = Wafer Lot L = Year W = Work Week G or • = Pb-Free Package \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " ■", may or may not be present. Some products may not follow the Generic Marking. | DOCUMENT NUMBER: | 98ASH70247A | Electronic versions are uncontrolled except when accessed directly from the Document Repositor Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | | |------------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--| | DESCRIPTION: | TSSOP-16 | | PAGE 1 OF 1 | | | onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others. onsemi, Onsemi, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase #### ADDITIONAL INFORMATION **TECHNICAL PUBLICATIONS:** $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ onsemi Website: www.onsemi.com ONLINE SUPPORT: www.onsemi.com/support For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales