# 2.5 V/3.3 V Any Level Positive Input to -3.3 V/-5.5 V NECL Output Translator # MC100EP91 ## Description The MC100EP91 is a triple any level positive input to NECL output translator. The device accepts LVPECL, LVTTL, LVCMOS, HSTL, CML or LVDS signals, and translates them to differential NECL output signals (-3.0 V/-5.5 V). To accomplish the level translation the EP91 requires three power rails. The $V_{CC}$ pins should be connected to the positive power supply, and the $V_{EE}$ pin should be connected to the negative power supply. The GND pins are connected to the system ground plane. Both $V_{EE}$ and $V_{CC}$ should be bypassed to ground via 0.01 $\mu F$ capacitors. Under open input conditions, the $\overline{D}$ input will be biased at $V_{CC}/2$ and the D input will be pulled to GND. These conditions will force the Q outputs to a low state, and Q outputs to a high state, which will ensure stability. The $V_{BB}$ pin, an internally generated voltage supply, is available to this device only. For single-ended input conditions, the unused differential input is connected to $V_{BB}$ as a switching reference voltage. $V_{BB}$ may also rebias AC coupled inputs. When used, decouple $V_{BB}$ and $V_{CC}$ via a 0.01 $\mu F$ capacitor and limit current sourcing or sinking to 0.5 mA. When not used, $V_{BB}$ should be left open. #### **Features** - Maximum Input Clock Frequency = > 2.0 GHz Typical - Maximum Input Data Rate = > 2.0 Gb/s Typical - 500 ps Typical Propagation Delay - Operating Range: $V_{CC} = 2.375 \text{ V}$ to 3.8 V; $V_{EE} = -3.0 \text{ V}$ to -5.5 V; GND = 0 V - Q Output will Default LOW with Inputs Open or at GND - These Devices are Pb-Free, Halogen Free and are RoHS Compliant 1 # ON Semiconductor® #### www.onsemi.com SOIC-20 WB DW SUFFIX CASE 751D QFN-24 MN SUFFIX CASE 485L #### **MARKING DIAGRAMS\*** SOIC-20 WB QFN-24 A = Assembly Location WL, L = Wafer Lot YY, Y = Year WW, W = Work Week G or ■ = Pb-Free Package (Note: Microdot may be in either location) \*For additional marking information, refer to Application Note <u>AND8002/D</u>. #### ORDERING INFORMATION | Device | Package | Shipping† | |----------------|-------------------------|------------------| | MC100EP91DWG | SOIC-20 WB<br>(Pb-Free) | 38 Units / Tube | | MC100EP91DWR2G | SOIC-20 WB<br>(Pb-Free) | 1000 Tape & Reel | | MC100EP91MNG | QFN-24<br>(Pb-Free) | 92 Units / Tube | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. Figure 1. Logic Diagram **Table 1. PIN DESCRIPTION** | | Pin | | | Default | | |----------|-------------------|-----------------|---------------------------------------------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SOIC | QFN | Name | I/O | State | Description | | 1, 20 | 3, 4, 12 | V <sub>CC</sub> | - | - | Positive Supply Voltage. All V <sub>CC</sub> Pins must be Externally Connected to Power Supply to Guarantee Proper Operation | | 10 | 15, 16 | V <sub>EE</sub> | - | - | Negative Supply Voltage. All V <sub>EE</sub> Pins must be Externally Connected to Power Supply to Guarantee Proper Operation | | 14, 17 | 19, 20, 23,<br>24 | GND | = | - | Ground | | 4, 7 | 7, 11 | $V_{BB}$ | - | _ | ECL Reference Voltage Output | | 2, 5, 8 | 5, 8, 13 | D[0:2] | LVPECL, LVDS, LVTTL,<br>LVCMOS, CML, HSTL Input | Low | Noninverted Differential Inputs [0:2]. Internal 75 k $\Omega$ to GND. | | 3, 6, 9 | 6, 9, 14 | D[0:2] | LVPECL, LVDS,<br>LVTTL,LVCMOS, CML,<br>HSTL Input | High | Inverted Differential Inputs [0:2]. Internal 75 k $\Omega$ to GND and 75 k $\Omega$ to V $_{CC}$ . When Inputs are Left Open They Default to (V $_{CC}$ – GND) / 2 | | 19,16,13 | 2, 22, 18 | Q[0:2] | NECL Output | _ | Noninverted Differential Outputs [0:2]. Typically Terminated with 50 $\Omega$ to V $_{TT}$ = V $_{CC}$ – 2 V | | 18,15,12 | 1, 21, 17 | Q[0:2] | NECL Output | - | Inverted Differential Outputs [0:2]. Typically Terminated with 50 $\Omega$ to V $_{TT}$ = V $_{CC}$ $-$ 2 V | | 11 | 10 | NC | - | - | No Connect. The NC Pin is NOT Electrically Connected to the Die and may Safely be Connected to Any Voltage from $V_{\text{EE}}$ to $V_{\text{CC}}$ | | N/A | - | EP | - | | Exposed Pad (Note 1) | The thermally conductive exposed pad on the package bottom (see case drawing) must be attached to a heat–sinking conduit and may only be electrically connected to V<sub>EE</sub> (not GND). Figure 2. SOIC-20 Lead Pinout (Top View) Figure 3. QFN-24 Lead Pinout (Top View)\* #### **Table 2. ATTRIBUTES** | Characteristics | Value | |--------------------------------------------------------------------|-----------------------------| | Internal Input Pulldown Resistor (R1) | 75 kΩ | | Internal Input Pullup Resistor (R2) | 75 kΩ | | ESD Protection Human Body Model Machine Model Charged Device Model | > 2 kV<br>> 150 V<br>> 2 kV | | Moisture Sensitivity (Note 1) | Pb-Free Pkg | | SOIC-20 WB<br>QFN-24 | Level 3<br>Level 1 | | Flammability Rating Oxygen Index: 28 to 34 | UL 94 V-0 @ 0.125 in | | Transistor Count | 446 Devices | | Meets or exceeds JEDEC Spec EIA/JESD78 IC Latchup Test | <u>.</u> | <sup>1.</sup> For additional information, see Application Note AND8003/D. <sup>\*</sup>All V<sub>CC</sub>, V<sub>EE</sub> and GND pins must be externally connected to a power supply and the underside exposed pad must be attached to an adequate heat–sinking conduit to guarantee proper operation. **Table 3. MAXIMUM RATINGS** | Symbol | Parameter | Condition 1 | Condition 2 | Rating | Unit | |-------------------|----------------------------------------------------------------------------------------------------------|---------------------|-----------------------------------|----------------|------| | V <sub>CC</sub> | Positive Power Supply | GND = 0 V | | 3.8 to 0 | ٧ | | V <sub>EE</sub> | Negative Power Supply | GND = 0 V | | -6 | ٧ | | VI | Positive Input Voltage | GND = 0 V | $V_{I} \leq V_{CC}$ | 3.8 to 0 | ٧ | | V <sub>OP</sub> | Operating Voltage | GND = 0 V | V <sub>CC</sub> – V <sub>EE</sub> | 9.8 | ٧ | | I <sub>out</sub> | Output Current | Continuous<br>Surge | | 50<br>100 | mA | | $I_{BB}$ | PECL V <sub>BB</sub> Sink/Source | | | ±0.5 | mA | | T <sub>A</sub> | Operating Temperature Range | | | -40 to +85 | °C | | T <sub>stg</sub> | Storage Temperature Range | | | -65 to +150 | °C | | $\theta_{\sf JA}$ | Thermal Resistance (Junction-to-Ambient) JESD 51–3 (1S-Single Layer Test Board) | 0 lfpm<br>500 lfpm | SOIC-20 WB<br>SOIC-20 WB | 90<br>60 | °C/W | | $\theta_{\sf JA}$ | Thermal Resistance (Junction-to-Ambient) JESD 51-6 (2S2P Multilayer Test Board) with Filled Thermal Vias | 0 lfpm<br>500 lfpm | QFN-24<br>QFN-24 | 37<br>32 | °C/W | | θЈС | Thermal Resistance (Junction-to-Case) | Standard Board | SOIC-20 WB<br>QFN-24 | 30 to 35<br>11 | °C/W | | T <sub>sol</sub> | Wave Solder (Pb-Free) | | | 225 | °C | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. Table 4. DC CHARACTERISTICS POSITIVE INPUTS ( $V_{CC} = 2.5 \text{ V}$ , $V_{EE} = -3.0 \text{ V}$ to -5.5 V, GND = 0 V (Note 1)) | | | -40°C | | 25°C | | | 1 | | | | | |--------------------|-------------------------------------------------------------------------------|-------------|-----|----------|-------------|-----|----------|-------------|-----|----------|------| | Symbol | Characteristic | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | I <sub>CC</sub> | Positive Power Supply Current | 10 | 14 | 20 | 10 | 14 | 20 | 10 | 14 | 20 | mA | | $V_{IH}$ | Input HIGH Voltage (Single-Ended) | 1335 | | $V_{CC}$ | 1335 | | $V_{CC}$ | 1335 | | $V_{CC}$ | mV | | $V_{IL}$ | Input LOW Voltage (Single-Ended) | GND | | 875 | GND | | 875 | GND | | 875 | mV | | V <sub>IHCMR</sub> | Input HIGH Voltage Common Mode Range<br>(Differential Configuration) (Note 2) | 0 | | 2.5 | 0 | | 2.5 | 0 | | 2.5 | ٧ | | I <sub>IH</sub> | Input HIGH Current (@ V <sub>IH</sub> ) | | | 150 | | | 150 | | | 150 | μΑ | | I <sub>IL</sub> | Input LOW Current (@ V <sub>IL</sub> ) D D | 0.5<br>-150 | | | 0.5<br>–150 | | | 0.5<br>-150 | | | μΑ | NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. - 1. Input parameters vary 1:1 with $V_{CC}$ . $V_{CC}$ can vary +1.3 V / -0.125 V. 2. $V_{IHCMR}$ min varies 1:1 with GND. $V_{IHCMR}$ max varies 1:1 with $V_{CC}$ . Table 5. DC CHARACTERISTICS POSITIVE INPUT ( $V_{CC} = 3.3 \text{ V}$ ; $V_{EE} = -3.0 \text{ V}$ to -5.5 V; GND = 0 V (Note 1)) | | | | -40°C 25°C | | | | | | | | | |--------------------|----------------------------------------------------------------------------|-------------|------------|----------|-------------|------|----------|-------------|------|----------|------| | Symbol | Characteristic | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | I <sub>CC</sub> | Positive Power Supply Current | 10 | 16 | 24 | 10 | 16 | 24 | 10 | 16 | 24 | mA | | V <sub>IH</sub> | Input HIGH Voltage (Single-Ended) | 2135 | | $V_{CC}$ | 2135 | | $V_{CC}$ | 2135 | | $V_{CC}$ | mV | | V <sub>IL</sub> | Input LOW Voltage (Single-Ended) | GND | | 1675 | GND | | 1675 | GND | | 1675 | mV | | V <sub>BB</sub> | PECL Output Voltage Reference | 1775 | 1875 | 1975 | 1775 | 1875 | 1975 | 1775 | 1875 | 1975 | mV | | V <sub>IHCMR</sub> | Input HIGH Voltage Common Mode Range (Differential Configuration) (Note 2) | 0 | | 3.3 | 0 | | 3.3 | 0 | | 3.3 | V | | I <sub>IH</sub> | Input HIGH Current (@ V <sub>IH</sub> ) | | | 150 | | | 150 | | | 150 | μΑ | | I <sub>IL</sub> | Input LOW Current (@ V <sub>IL</sub> ) D D | 0.5<br>-150 | | | 0.5<br>-150 | | | 0.5<br>-150 | | | μΑ | NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. - 1. Input parameters vary 1:1 with $V_{CC}$ . $V_{CC}$ can vary +0.5 / -0.925 V. - 2. $V_{IHCMR}$ min varies 1:1 with GND. $V_{IHCMR}$ max varies 1:1 with $V_{CC}$ . $\textbf{Table 6. DC CHARACTERISTICS NECL OUTPUT} \ (V_{CC} = 2.375 \ V \ to \ 3.8 \ V; \ V_{EE} = -3.0 \ V \ to \ -5.5 \ V; \ GND = 0 \ V \ (Note \ 1))$ | | | -40°C 25°C | | | | | | | | | | |-----------------|-------------------------------|------------|-------|-------|-------|-------|-------|-------|-------|-------|------| | Symbol | Characteristic | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | I <sub>EE</sub> | Negative Power Supply Current | 40 | 50 | 60 | 38 | 50 | 68 | 38 | 50 | 68 | mA | | V <sub>OH</sub> | Output HIGH Voltage (Note 2) | -1145 | -1020 | -895 | -1145 | -1020 | -895 | -1145 | -1020 | -895 | mV | | V <sub>OL</sub> | Output LOW Voltage (Note 2) | -1945 | -1770 | -1600 | -1945 | -1770 | -1600 | -1945 | -1770 | -1600 | mV | NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. - 1. Output parameters vary 1:1 with GND. - 2. All loading with 50 $\Omega$ resistor to GND 2.0 V. Table 7. AC CHARACTERISTICS ( $V_{CC} = 2.375 \text{ V}$ to 3.8 V; $V_{EE} = -3.0 \text{ V}$ to -5.5 V; GND = 0 V) | | | | -40°C | | | 25°C | | | | | | |---------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-------------------|-----------------|-------------------|-------------------|------------------|-------------------|-------------------|------------------|------| | Symbol | Characteristic | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | V <sub>OUTPP</sub> | | 575<br>525<br>300 | 800<br>750<br>600 | | 600<br>525<br>250 | 800<br>750<br>550 | | 550<br>400<br>150 | 800<br>750<br>500 | | mV | | t <sub>PLH</sub><br>t <sub>PHL0</sub> | Propagation Delay Differential D to Q Single-Ended | 375<br>300 | 500<br>450 | 600<br>650 | 375<br>300 | 500<br>450 | 600<br>675 | 400<br>300 | 550<br>500 | 650<br>750 | ps | | t <sub>SKEW</sub> | Pulse Skew (Note 2)<br>Output-to-Output (Note 3)<br>Part-to-Part (Diff) (Note 3) | | 15<br>25<br>50 | 75<br>95<br>125 | | 15<br>30<br>50 | 75<br>105<br>125 | | 15<br>30<br>70 | 80<br>105<br>150 | ps | | t <sub>JITTER</sub> | $\begin{array}{ll} \text{RMS Random Clock Jitter (Note 4)} & f_{in} = 2.0 \text{ GHz} \\ \text{Peak-to-Peak Data Dependant Jitter} & f_{in} = 2.0 \text{ Gb/s} \\ \text{(Note 5)} & \end{array}$ | | 0.5<br>20 | 2.0 | | 0.5<br>20 | 2.0 | | 0.5<br>20 | 2.0 | ps | | V <sub>INPP</sub> | Input Voltage Swing (Differential Configuration) (Note 6) | | 800 | 1200 | 200 | 800 | 1200 | 200 | 800 | 1200 | mV | | t <sub>r</sub> , t <sub>f</sub> | Output Rise/Fall Times @ 50 MHz (20%–80%) Q, $\overline{\rm Q}$ | 75 | 150 | 250 | 75 | 150 | 250 | 75 | 150 | 275 | ps | NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. - 1. Measured using a 750 mV source, 50% duty cycle clock source. All loading with 50 Ω to GND 2.0 V. Input edge rates 150 ps (20% 80%). - Pulse Skew = |tp<sub>LH</sub> tp<sub>HL</sub>| Skews are valid across specified voltage range, part-to-part skew is for a given temperature. - 4. RMS Jitter with 50% Duty Cycle Input Clock Signal. - 5. Peak-to-Peak Jitter with input NRZ PRBS 231-1 at 2.0 Gb/s. - 6. Input voltage swing is a Single-Ended measurement operating in differential mode. The device has a DC gain of ≈ 50. Figure 4. Output Voltage Amplitude ( $V_{OUTPP}$ ) / RMS Jitter vs. Input Frequency (fin) at Ambient Temperature (Typical) Figure 5. AC Reference Measurement #### **Application Information** All MC100EP91 inputs can accept LVPECL, LVTTL, LVCMOS, HSTL, CML, or LVDS signal levels. The limitations for differential input signal (LVDS, HSTL, LVPECL, or CML) are the minimum input swing of 150 mV Figure 6. Standard LVPECL Interface $V_{TT} = V_{CC} - 2.0 \text{ V}$ Figure 8. Standard HSTL Interface Figure 10. Standard LVTTL Interface and the maximum input swing of 3.0 V. Within these conditions, the input voltage can range from $V_{CC}$ to GND. Examples interfaces are illustrated below in a 50 $\Omega$ environment (Z = 50 $\Omega$ ). Figure 7. Standard LVDS Interface Figure 9. Standard 50 $\Omega$ Load CML Interface Figure 11. Standard LVCMOS Interface $(\overline{D}$ will default to $V_{CC}/2$ when left open. A reference voltage of $V_{CC}/2$ should be applied to D input, if $\overline{D}$ is interfaced to CMOS signals) Figure 12. Typical Termination for Output Driver and Device Evaluation (See Application Note <u>AND8020/D</u> – Termination of ECL Logic Devices) #### **Resource Reference of Application Notes** AN1405/D - ECL Clock Distribution Techniques AN1406/D - Designing with PECL (ECL at +5.0 V) AN1503/D - ECLinPS™ I/O SPiCE Modeling Kit AN1504/D - Metastability and the ECLinPS Family AN1568/D - Interfacing Between LVDS and ECL AN1672/D - The ECL Translator Guide AND8001/D - Odd Number Counters Design AND8002/D - Marking and Date Codes AND8020/D - Termination of ECL Logic Devices AND8066/D - Interfacing with ECLinPS AND8090/D - AC Characteristics of ECL Devices ECLinPS is a trademark of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries. **DATE 05 JUN 2012** 4.30 24X **DIMENSIONS: MILLIMETERS** 0.32 NOTES: DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994. - T14-3M, 1994. CONTROLLING DIMENSION: MILLIMETERS. DIMENSION 6 APPLIES TO PLATED TERMINAL AND IS MEASURED BETWEEN 0.25 AND 0.30 MM FROM THE TERMINAL TIP. - COPLANARITY APPLIES TO THE EXPOSED PAD AS WELL AS THE TERMINALS. | | MILLIN | IETERS | |-----|--------|--------| | DIM | MIN | MAX | | Α | 0.80 | 1.00 | | A1 | 0.00 | 0.05 | | A3 | 0.20 | REF | | b | 0.20 | 0.30 | | D | 4.00 | BSC | | D2 | 2.70 | 2.90 | | Е | 4.00 | BSC | | E2 | 2.70 | 2.90 | | е | 0.50 | BSC | | L | 0.30 | 0.50 | | L1 | 0.05 | 0.15 | ### **GENERIC MARKING DIAGRAM\*** XXXXX = Specific Device Code = Assembly Location Α = Wafer Lot L Υ = Year W = Work Week = Pb-Free Package (Note: Microdot may be in either location) \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " ■", may or may not be present. | DOCUMENT NUMBER: | 98AON11783D | Electronic versions are uncontrolled except when accessed directly from the Document Reposite<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | | | | | |------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|--|--|--| | DESCRIPTION: | QFN24, 4X4, 0.5P | | PAGE 1 OF 1 | | | | | | ON Semiconductor and (III) are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others. 2.90 0.50 PITCH onsemi, ONSEMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems. or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### ADDITIONAL INFORMATION TECHNICAL PUBLICATIONS: $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ onsemi Website: www.onsemi.com ONLINE SUPPORT: www.onsemi.com/support For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales