**SN74HCT595** SCLS880A - OCTOBER 2021 - REVISED DECEMBER 2021 # SN74HCT595 8-Bit Shift Registers with 3-State Output Registers #### 1 Features - LSTTL input logic compatible - $V_{IL(max)} = 0.8 V, V_{IH(min)} = 2 V$ - CMOS input logic compatible - I<sub>I</sub> ≤ 1 μA at V<sub>OL</sub>, V<sub>OH</sub> - 4.5 V to 5.5 V operation - Supports fanout up to 10 LSTTL loads - Shift register has direct clear - Extended ambient temperature range: -40°C to +125°C, TA ## 2 Applications - **Output expansion** - LED matrix control - 7-segment display control - 8-bit data storage ## 3 Description The SN74HCT595 device contains an 8-bit, serial-in, parallel-out shift register that feeds an 8-bit D-type storage register. The storage register has parallel 3-state outputs. Separate clocks are provided for both the shift and storage register. The shift register has a direct overriding clear (SRCLR) input, serial (SER) input, and a serial output (QH) for cascading. When the output-enable (OE) input is high, the storage register outputs are in a high-impedance state. Internal register data and serial output (QH') are not impacted by the operation of the $\overline{\text{OE}}$ input. #### Device Information<sup>(1)</sup> | PART NUMBER | PACKAGE | BODY SIZE (NOM) | |--------------|------------|-------------------| | SN74HCT595PW | TSSOP (16) | 5.00 mm × 4.40 mm | For all available packages, see the orderable addendum at the end of the data sheet. Logic Diagram (Positive Logic) ## **Table of Contents** | 1 Features1 | 8.3 Device Functional Modes12 | |---------------------------------------|---------------------------------------------------------| | 2 Applications | 9 Application and Implementation13 | | 3 Description | | | 4 Revision History2 | • • | | 5 Pin Configuration and Functions | | | 6 Specifications4 | 11 Layout17 | | 6.1 Absolute Maximum Ratings4 | | | 6.2 ESD Ratings4 | 11.2 Layout Example17 | | 6.3 Recommended Operating Conditions4 | 12 Device and Documentation Support18 | | 6.4 Thermal Information4 | 12.1 Documentation Support18 | | 6.5 Electrical Characteristics5 | 12.2 Receiving Notification of Documentation Updates 18 | | 6.6 Timing Characteristics5 | 12.3 Support Resources18 | | 6.7 Switching Characteristics6 | 12.4 Trademarks18 | | 6.8 Typical Characteristics | | | 7 Parameter Measurement Information9 | 12.6 Glossary18 | | 8 Detailed Description10 | 13 Mechanical, Packaging, and Orderable | | 8.1 Functional Block Diagram10 | Information18 | | 8.2 Feature Description10 | | # **4 Revision History** NOTE: Page numbers for previous revisions may differ from page numbers in the current version. # Changes from Revision \* (October 2021) to Revision A (December 2021)Page• Updated the status of the data sheet from: Advanced Information to: Production Data1 # **5 Pin Configuration and Functions** Figure 5-1. PW Package 16-Pin TSSOP Top View Table 5-1. Pin Functions | P | IN | TYPE <sup>(1)</sup> | DESCRIPTION | |------------------|-----|---------------------|---------------------------------------------| | NAME | NO. | ITPE | DESCRIPTION | | Q <sub>B</sub> | 1 | 0 | Q <sub>B</sub> O | | Q <sub>C</sub> | 2 | 0 | Q <sub>C</sub> O | | Q <sub>D</sub> | 3 | 0 | Q <sub>D</sub> O | | Q <sub>E</sub> | 4 | 0 | Q <sub>E</sub> O | | Q <sub>F</sub> | 5 | 0 | Q <sub>F</sub> O | | $Q_G$ | 6 | 0 | Q <sub>G</sub> O | | Q <sub>H</sub> | 7 | 0 | Q <sub>H</sub> O | | GND | 8 | _ | Ground | | Q <sub>H</sub> ' | 9 | 0 | Serial O, can be used for cascading | | SRCLR | 10 | I | Shift register clear, active low | | SRCLK | 11 | I | Shift register clock, rising edge triggered | | RCLK | 12 | I | O register clock, rising edge triggered | | ŌĒ | 13 | I | O Enable, active low | | SER | 14 | I | Serial I | | Q <sub>A</sub> | 15 | 0 | Q <sub>A</sub> O | | V <sub>CC</sub> | 16 | _ | Positive supply | <sup>(1)</sup> Signal Types: I = Input, O = Output, I/O = Input or Output. ## **6 Specifications** ## **6.1 Absolute Maximum Ratings** over operating free-air temperature range (unless otherwise noted)(1) | | | | MIN | MAX | UNIT | |------------------|------------------------------------------------------------------------|--------------------------------------------------------|-----|-----|------| | V <sub>CC</sub> | Supply voltage | -0.5 | 7 | V | | | I <sub>IK</sub> | Input clamp current <sup>(2)</sup> $V_1 < 0$ or $V_1 > V_{CC} + 0.5$ V | | -20 | 20 | mA | | I <sub>OK</sub> | Output clamp current <sup>(2)</sup> | $V_{O} < 0 \text{ or } V_{O} > V_{CC} + 0.5 \text{ V}$ | -20 | 20 | mA | | Io | Continuous output current | $V_O = 0$ to $V_{CC}$ | -35 | 35 | mA | | I <sub>CC</sub> | Continuous output current through | n V <sub>CC</sub> or GND | -70 | 70 | mA | | TJ | T <sub>J</sub> Junction temperature | | | 150 | °C | | T <sub>stg</sub> | Storage temperature | | | 150 | °C | <sup>(1)</sup> Operation outside the *Absolute Maximum Ratings* may cause permanent device damage. Absolute maximum ratings do not imply functional operation of the device at these or any other conditions beyond those listed under *Recommended Operating Conditions*. If briefly operating outside the *Recommended Operating Conditions* but within the *Absolute Maximum Ratings*, the device may not sustain damage, but it may not be fully functional. Operating the device in this manner may affect device reliability, functionality, performance, and shorten the device lifetime. (2) The input and output voltage ratings may be exceeded if the input and output current ratings are observed. #### 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|-----------------------------------------------------------------------|-------|------| | | | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±4000 | | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per ANSI/ESDA/JEDEC JS-002 <sup>(2)</sup> | ±1500 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. ## **6.3 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted) | | | | MIN | NOM | MAX | UNIT | |-----------------|---------------------------------------------------------------------|----------------------------------------------------------|-----|-----|-----------------|------| | V <sub>CC</sub> | Supply voltage | Supply voltage | | 5 | 5.5 | V | | V <sub>IH</sub> | High-level input voltage | High-level input voltage V <sub>CC</sub> = 4.5 V to 5.5V | | | | V | | V <sub>IL</sub> | Low-level input voltage | V <sub>CC</sub> = 4.5 V to 5.5V | | - | 0.8 | V | | VI | Input voltage | | 0 | | V <sub>CC</sub> | V | | Vo | Output voltage | | 0 | | V <sub>CC</sub> | V | | Δt/Δν | Input transition rise and fall rate V <sub>CC</sub> = 4.5 V to 5.5V | | | | 500 | ns/V | | T <sub>A</sub> | Ambient temperature | | -40 | | 125 | °C | #### **6.4 Thermal Information** | | | SN74HCT595 | | |-----------------------|----------------------------------------------|------------|------| | | THERMAL METRIC(1) | PW (TSSOP) | UNIT | | | | 16 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 131.8 | °C/W | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 69.8 | °C/W | | R <sub>0JB</sub> | Junction-to-board thermal resistance | 76.5 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 20.9 | °C/W | | $Y_{JB}$ | Junction-to-board characterization parameter | 76.1 | °C/W | Product Folder Links: SN74HCT595 <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ## **6.4 Thermal Information (continued)** | | | SN74HCT595 | | |-----------------------|----------------------------------------------|------------|------| | | THERMAL METRIC <sup>(1)</sup> | PW (TSSOP) | UNIT | | | | 16 PINS | | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. ## 6.5 Electrical Characteristics over operating free-air temperature range (unless otherwise noted) | | papauste | TEST CONDITIONS | | | <sub>A</sub> = 25°C | | -40°0 | C to 125°C | ; | UNI | |------------------|--------------------------------------------------------|-----------------------------------------------------|---------------------------------------------------|------|---------------------|-------|-------|------------|-------|-----| | | PARAMETER | | | MIN | MIN TYP MAX | | MIN | TYP MAX | | Т | | V | High-level output | V <sub>I</sub> = V <sub>IH</sub> or V <sub>IL</sub> | I <sub>OH</sub> = -20 uA, V <sub>CC</sub> = 4.5 V | 4.4 | | | 4.4 | | | V | | V <sub>OH</sub> | voltage | VI - VIH OI VIL | I <sub>OH</sub> = -6 mA, V <sub>CC</sub> = 4.5 V | 3.98 | | | 3.84 | | | V | | V <sub>OL</sub> | Low-level output | V = V or V | I <sub>OL</sub> = 20 uA, V <sub>CC</sub> = 4.5 V | | | 0.1 | | | 0.1 | V | | | voltage | $V_I = V_{IH}$ or $V_{IL}$ | I <sub>OL</sub> = 6 mA, V <sub>CC</sub> = 4.5 V | | | 0.26 | | | 0.33 | V | | II | Input leakage current | V <sub>I</sub> = V <sub>CC</sub> or 0 | V <sub>CC</sub> = 5.5 V | | | ±100 | | | ±1000 | nA | | I <sub>OZ</sub> | Off-State (High-<br>Impedance State)<br>Output Current | $V_O = V_{CC}$ or 0, $Q_{A^-}$ | V <sub>CC</sub> = 5.5 V | | | ±0.5 | | | ±5 | μΑ | | I <sub>CC</sub> | Supply current | $V_I = V_{CC}$ or 0, $I_O = 0$ | V <sub>CC</sub> = 5.5 V | | | 8 | | | 80 | μA | | | Additional | V <sub>I</sub> = V <sub>CC</sub> - 2.1V | $V_{CC} = 4.5V \text{ to } 5.5V$ | | | 126.2 | | | 157.5 | μA | | ΔI <sub>CC</sub> | Quiescent Device<br>Current Per Input<br>Pin | V <sub>I</sub> = 0.5 V or 2.4V | V <sub>CC</sub> = 5.5V | | | 2.4 | | | 2.9 | mA | | Ci | Input capacitance | V <sub>CC</sub> = 4.5V to 5.5V | V <sub>CC</sub> = 4.5V to 5.5V | | | 10 | | | | pF | | Co | Output capacitance | V <sub>CC</sub> = 4.5V to 5.5V | V <sub>CC</sub> = 4.5V to 5.5V | | | 20 | | | | pF | | C <sub>pd</sub> | Power dissipation capacitance per gate | No load | | | | 50 | | | | pF | ## **6.6 Timing Characteristics** over recommended operating free-air temperature range (unless otherwise noted) | | PARAMETER | CONDITION | V | T <sub>A</sub> = 25°C | -40° | -40°C to 125°C | | |--------------------|-----------------|-----------------------|-------|-----------------------|--------|----------------|-----| | PARAMETER | CONDITION | V <sub>cc</sub> | MIN N | IAX IV | IN MAX | UNIT | | | f <sub>clock</sub> | Clock frequency | | 4.5 V | | 31 | 25 | MHz | | | Pulse duration | SRCLK or RCLK high or | 4.5 V | 16 | | 20 | | | | | low | 5.5 V | 16 | | 20 | ] | | I <sub>W</sub> | | | 4.5 V | 16 | | 20 | ns | | | | SIXOLIX IOW | 5.5 V | 16 | | 20 | | ## **6.6 Timing Characteristics (continued)** over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | | CONDITION | V | T <sub>A</sub> = 25°C | | -40°C to 125° | С | UNIT | |--------------------|--------------|-------------------------------------------------------------|-----------------|-----------------------|-----|---------------|-----|------| | ľ | PARAMETER | CONDITION | V <sub>cc</sub> | MIN | MAX | MIN | MAX | UNIT | | | | SED hoforo SDCI Kt | 4.5 V | 20 | | 25 | | | | | | SER before SRCLK↑ | 5.5 V | 20 | | 25 | | | | | | SRCLK↑ before RCLK↑ | 4.5 V | 16 | | 20 | | | | | Setup time | SNOLK Belole NOLK | 5.5 V | 16 | | 20 | | ns | | t <sub>su</sub> | | SRCLR low before RCLK↑ SRCLR high (inactive) before SRCLK↑ | 4.5 V | 10 | | 13 | | 115 | | | | | 5.5 V | 10 | | 13 | | | | | | | 4.5 V | 10 | | 12 | | | | | | | 5.5 V | 10 | | 12 | | | | + | Hold time | SED after SDCLKA | 4.5 V | 0 | | 0 | | ns | | t <sub>h</sub> Hol | I loid tille | lold time SER after SRCLK↑ | | 0 | | 0 | | 115 | ## **6.7 Switching Characteristics** over operating free-air temperature range (unless otherwise noted) | PARAMETER | | EDOM (INDIIT) | TO (OUTDUT) | V | T, | <sub>λ</sub> = 25°C | | -40° | C to 125° | С | UNI | | |------------------|-------------------------|-----------------------------------------|---------------------------------|-----------------|-------|---------------------|-----|------|-----------|-----|-----|----| | | PARAMETER | FROM (INPUT) | TO (OUTPUT) | V <sub>CC</sub> | MIN | TYP | MAX | MIN | TYP | MAX | Т | | | f <sub>max</sub> | | | | 4.5 V | 31 | | | 25 | | | MHz | | | | | SRCLK | 0 | 4.5 V | | | 42 | | | 53 | | | | | Dropogation dolay | SKULK | Q <sub>H'</sub> | 5.5 V | | | 42 | | | 53 | | | | t <sub>pd</sub> | Propogation delay | Propogation delay | RCLK | 0 0 | 4.5 V | | | 40 | | | 50 | ns | | | | ROLK | Q <sub>A</sub> - Q <sub>H</sub> | 5.5 V | | | 40 | | | 50 | | | | | Propogation delay SRCLR | SDCI D | 0 | 4.5 V | | | 40 | | | 50 | | | | t <sub>PHL</sub> | | opogation delay SRCLR | Q <sub>H'</sub> | 5.5 V | | | 40 | | | 50 | ns | | | | Enable time | ŌĒ | 0 0 | 4.5 V | | | 35 | | | 44 | | | | t <sub>en</sub> | Enable time | OE | Q <sub>A</sub> - Q <sub>H</sub> | 5.5 V | | | 35 | | | 44 | ns | | | | Disable time | ŌĒ | 0 0 | 4.5 V | | | 30 | | | 38 | | | | t <sub>dis</sub> | Disable time | time OE Q <sub>A</sub> - Q <sub>H</sub> | 5.5 V | | | 30 | | | 38 | ns | | | | | Transition time | | Any output | 4.5 V | | | 12 | | | 15 | | | | t <sub>t</sub> | Transition-time | | Any output | 5.5 V | | | 14 | | | 17 | ns | | Submit Document Feedback Figure 6-1. Timing Diagram # **6.8 Typical Characteristics** $T_A = 25^{\circ}C$ (V<sub>OH</sub>) Figure 6-2. Typical Output Voltage in the High State | Figure 6-3. Typical Output Voltage in the Low State (V<sub>OL</sub>) Submit Document Feedback Test Point $C_{L}^{\left(1\right)}$ #### 7 Parameter Measurement Information Phase relationships between waveforms were chosen arbitrarily. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 1 MHz, $Z_O$ = 50 $\Omega$ , $t_t$ < 6 ns. For clock inputs, $f_{max}$ is measured when the input duty cycle is 50%. The outputs are measured one at a time with one input transition per measurement. (1) C<sub>L</sub> includes probe and test-fixture capacitance. Figure 7-1. Load Circuit for 3-State Outputs Figure 7-3. Voltage Waveforms, Pulse Duration Figure 7-2. Load Circuit for Push-Pull Outputs From Output Under Test (1) C<sub>L</sub> includes probe and test-fixture capacitance. Figure 7-4. Voltage Waveforms, Setup and Hold **Times** Figure 7-6. Voltage Waveforms Propagation Delays Figure 7-5. Voltage Waveforms Propagation Delays (1) The greater between $t_r$ and $t_f$ is the same as $t_t$ . Figure 7-7. Voltage Waveforms, Input and Output Transition Times ## 8 Detailed Description ## 8.1 Functional Block Diagram Figure 8-1. Logic Diagram (Positive Logic) for the SN74HCT595 #### 8.2 Feature Description ## 8.2.1 Balanced CMOS 3-State Outputs This device includes balanced CMOS 3-State outputs. The three states that these outputs can be in are driving high, driving low, and high impedance. The term *balanced* indicates that the device can sink and source similar currents. The drive capability of this device may create fast edges into light loads so routing and load conditions should be considered to prevent ringing. Additionally, the outputs of this device are capable of driving larger currents than the device can sustain without being damaged. It is important for the output power of the device to be limited to avoid damage due to overcurrent. The electrical and thermal limits defined in the *Absolute Maximum Ratings* must be followed at all times. When placed into the high-impedance mode, the output will neither source nor sink current, with the exception of minor leakage current as defined in the *Electrical Characteristics* table. In the high-impedance state, the output voltage is not controlled by the device and is dependent on external factors. If no other drivers are connected to the node, then this is known as a floating node and the voltage is unknown. A pull-up or pull-down resistor can be connected to the output to provide a known voltage at the output while it is in the high-impedance state. The value of the resistor will depend on multiple factors, including parasitic capacitance and power consumption limitations. Typically, a $10 \text{ k}\Omega$ resistor can be used to meet these requirements. Unused 3-state CMOS outputs should be left disconnected. ## 8.2.2 Balanced CMOS Push-Pull Outputs This device includes balanced CMOS push-pull outputs. The term *balanced* indicates that the device can sink and source similar currents. The drive capability of this device may create fast edges into light loads so routing and load conditions should be considered to prevent ringing. Additionally, the outputs of this device are capable of driving larger currents than the device can sustain without being damaged. It is important for the output power of the device to be limited to avoid damage due to overcurrent. The electrical and thermal limits defined in the *Absolute Maximum Ratings* must be followed at all times. Unused push-pull CMOS outputs should be left disconnected. #### 8.2.3 TTL-Compatible CMOS Inputs This device includes TTL-compatible CMOS inputs. These inputs are specifically designed to interface with TTL logic devices by having a reduced input voltage threshold. TTL-compatible CMOS inputs are high impedance and are typically modeled as a resistor in parallel with the input capacitance given in the *Electrical Characteristics*. The worst case resistance is calculated with the maximum input voltage, given in the *Absolute Maximum Ratings*, and the maximum input leakage current, given in the *Electrical Characteristics*, using Ohm's law ( $R = V \div I$ ). TTL-compatible CMOS inputs require that input signals transition between valid logic states quickly, as defined by the input transition time or rate in the *Recommended Operating Conditions* table. Failing to meet this specification will result in excessive power consumption and could cause oscillations. More details can be found in the *Implications of Slow or Floating CMOS Inputs* application report. Do not leave TTL-compatible CMOS inputs floating at any time during operation. Unused inputs must be terminated at $V_{CC}$ or GND. If a system will not be actively driving an input at all times, a pull-up or pull-down resistor can be added to provide a valid input voltage during these times. The resistor value will depend on multiple factors; however, a 10-k $\Omega$ resistor is recommended and will typically meet all requirements. #### 8.2.4 Latching Logic This device includes latching logic circuitry. Latching circuits commonly include D-type latches and D-type flip-flops, but include all logic circuits that act as volatile memory. When the device is powered on, the state of each latch is unknown. There is no default state for each latch at start-up. The output state of each latching logic circuit only remains stable as long as power is applied to the device within the supply voltage range specified in the *Recommended Operating Conditions* table. #### 8.2.5 Clamp Diode Structure The inputs and outputs to this device have both positive and negative clamping diodes as depicted in Figure 8-2. #### **CAUTION** Voltages beyond the values specified in the *Absolute Maximum Ratings* table can cause damage to the device. The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed. Figure 8-2. Electrical Placement of Clamping Diodes for Each Input and Output ## 8.3 Device Functional Modes Function Table lists the functional modes of the SN74HCT595. Table 8-1. Function Table | Table 0-1.1 unction Table | | | | | | | | | | | | |---------------------------|-------|--------|------|----|-----------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | | | INPUTS | | | FUNCTION | | | | | | | | SER | SRCLK | SRCLR | RCLK | ŌĒ | FONCTION | | | | | | | | Х | Х | Х | Х | Н | Outputs Q <sub>A</sub> – Q <sub>H</sub> are disabled | | | | | | | | Х | Х | Х | Х | L | Outputs Q <sub>A</sub> – Q <sub>H</sub> are enabled. | | | | | | | | Х | Х | L | Х | Х | Shift register is cleared. | | | | | | | | L | 1 | Н | х | х | First stage of the shift register goes low. Other stages store the data of previous stage, respectively. | | | | | | | | Н | 1 | Н | х | х | First stage of the shift register goes high. Other stages store the data of previous stage, respectively. | | | | | | | | Х | Х | Н | 1 | Х | Shift-register data is stored in the storage register. | | | | | | | | Х | 1 | Н | 1 | х | Data in shift register is stored in the storage register, the data is then shifted through. | | | | | | | Submit Document Feedback ## 9 Application and Implementation #### Note Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. ## 9.1 Application Information In this application, the SN74HCT595 is used to control seven-segment displays. Utilizing the serial output and combining a few of the input signals, this implementation reduces the number of I/O pins required to control the displays from sixteen to four. Unlike other I/O expanders, the SN74HCT595 does not need a communication interface for control. It can be easily operated with simple GPIO pins. The OE pin is used to easily disable the outputs when the displays need to be turned off or connected to a PWM signal to control brightness. However, this pin can be tied low and the outputs of the SN74HCT595 can be controlled accordingly to turn off all the outputs reducing the I/O needed to three. There is no practical limitation to how many SN74HCT595 devices can be cascaded. To add more, the serial output will need to be connected to the following serial input and the clocks will need to be connected accordingly. With separate control for the shift registers and output registers, the desired digit can be displayed while the data for the next digit is loaded into the shift register. At power-up, the initial state of the shift registers and output registers are unknown. To give them a defined state, the shift register needs to be cleared and then clocked into the output register. #### 9.2 Typical Application Figure 9-1. Typical Application Block Diagram #### 9.2.1 Design Requirements #### 9.2.1.1 Power Considerations Ensure the desired supply voltage is within the range specified in the *Recommended Operating Conditions*. The supply voltage sets the device's electrical characteristics as described in the *Electrical Characteristics*. The positive voltage supply must be capable of sourcing current equal to the total current to be sourced by all outputs of the SN74HCT595 plus the maximum static supply current, $I_{CC}$ , listed in *Electrical Characteristics* and any transient current required for switching. The logic device can only source as much current as is provided by the positive supply source. Be sure not to exceed the maximum total current through $V_{CC}$ listed in the *Absolute Maximum Ratings*. The ground must be capable of sinking current equal to the total current to be sunk by all outputs of the SN74HCT595 plus the maximum supply current, $I_{CC}$ , listed in *Electrical Characteristics*, and any transient current required for switching. The logic device can only sink as much current as can be sunk into its ground connection. Be sure not to exceed the maximum total current through GND listed in the *Absolute Maximum Ratings*. The SN74HCT595 can drive a load with a total capacitance less than or equal to 50 pF while still meeting all of the data sheet specifications. Larger capacitive loads can be applied; however, it is not recommended to exceed 50 pF. The SN74HCT595 can drive a load with total resistance described by $R_L \ge V_O$ / $I_O$ , with the output voltage and current defined in the *Electrical Characteristics* table with $V_{OH}$ and $V_{OL}$ . When outputting in the high state, the output voltage in the equation is defined as the difference between the measured output voltage and the supply voltage at the $V_{CC}$ pin. Total power consumption can be calculated using the information provided in CMOS Power Consumption and Cpd Calculation. Thermal increase can be calculated using the information provided in Thermal Characteristics of Standard Linear and Logic (SLL) Packages and Devices. #### CAUTION The maximum junction temperature, $T_{J(max)}$ listed in the *Absolute Maximum Ratings*, is an additional limitation to prevent damage to the device. Do not violate any values listed in the *Absolute Maximum Ratings*. These limits are provided to prevent damage to the device. #### 9.2.1.2 Input Considerations Input signals must cross $V_{IL(max)}$ to be considered a logic LOW, and $V_{IH(min)}$ to be considered a logic HIGH. Do not exceed the maximum input voltage range found in the *Absolute Maximum Ratings*. Unused inputs must be terminated to either $V_{CC}$ or ground. These can be directly terminated if the input is completely unused, or they can be connected with a pull-up or pull-down resistor if the input is to be used sometimes, but not always. A pull-up resistor is used for a default state of HIGH, and a pull-down resistor is used for a default state of LOW. The resistor size is limited by drive current of the controller, leakage current into the SN74HCT595, as specified in the *Electrical Characteristics*, and the desired input transition rate. A 10-k $\Omega$ resistor value is often used due to these factors. The SN74HCT595 has CMOS inputs and thus requires fast input transitions to operate correctly, as defined in the *Recommended Operating Conditions* table. Slow input transitions can cause oscillations, additional power consumption, and reduction in device reliability. Refer to the Feature Description section for additional information regarding the inputs for this device. #### 9.2.1.3 Output Considerations The positive supply voltage is used to produce the output HIGH voltage. Drawing current from the output will decrease the output voltage as specified by the $V_{OH}$ specification in the *Electrical Characteristics*. The ground voltage is used to produce the output LOW voltage. Sinking current into the output will increase the output voltage as specified by the $V_{OL}$ specification in the *Electrical Characteristics*. Push-pull outputs that could be in opposite states, even for a very short time period, should never be connected directly together. This can cause excessive current and damage to the device. Two channels within the same device with the same input signals can be connected in parallel for additional output drive strength. Unused outputs can be left floating. Do not connect outputs directly to V<sub>CC</sub> or ground. Refer to Feature Description section for additional information regarding the outputs for this device. Copyright © 2021 Texas Instruments Incorporated Submit Document Feedback #### 9.2.2 Detailed Design Procedure - Add a decoupling capacitor from V<sub>CC</sub> to GND. The capacitor needs to be placed physically close to the device and electrically close to both the V<sub>CC</sub> and GND pins. An example layout is shown in the *Layout* section. - 2. Ensure the capacitive load at the output is ≤ 50 pF. This is not a hard limit, however it will ensure optimal performance. This can be accomplished by providing short, appropriately sized traces from the SN74HCT595 to one or more of the receiving devices. - 3. Ensure the resistive load at the output is larger than $(V_{CC} / I_{O(max)}) \Omega$ . This will ensure that the maximum output current from the *Absolute Maximum Ratings* is not violated. Most CMOS inputs have a resistive load measured in M $\Omega$ ; much larger than the minimum calculated above. - 4. Thermal issues are rarely a concern for logic gates; the power consumption and thermal increase, however, can be calculated using the steps provided in the application report, CMOS Power Consumption and Cpd Calculation. ## 9.2.3 Application Curve Figure 9-2. Simplified Functional Diagram Showing Clock Operation Submit Document Feedback ## 10 Power Supply Recommendations The power supply can be any voltage between the minimum and maximum supply voltage rating located in the *Recommended Operating Conditions*. Each $V_{CC}$ terminal should have a good bypass capacitor to prevent power disturbance. A 0.1- $\mu$ F capacitor is recommended for this device. It is acceptable to parallel multiple bypass caps to reject different frequencies of noise. The 0.1- $\mu$ F and 1- $\mu$ F capacitors are commonly used in parallel. The bypass capacitor should be installed as close to the power terminal as possible for best results, as shown in given example layout image. #### 11 Layout #### 11.1 Layout Guidelines When using multiple-input and multiple-channel logic devices inputs must not ever be left floating. In many cases, functions or parts of functions of digital logic devices are unused; for example, when only two inputs of a triple-input AND gate are used or only 3 of the 4 buffer gates are used. Such unused input pins must not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. All unused inputs of digital logic devices must be connected to a logic high or logic low voltage, as defined by the input voltage specifications, to prevent them from floating. The logic level that must be applied to any particular unused input depends on the function of the device. Generally, the inputs are tied to GND or V<sub>CC</sub>, whichever makes more sense for the logic function or is more convenient. #### 11.2 Layout Example Figure 11-1. Example Layout for the SN74HCT595 ## 12 Device and Documentation Support TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed below. #### **12.1 Documentation Support** #### 12.1.1 Related Documentation For related documentation, see the following: - Texas Instruments, HCMOS Design Considerations application report - Texas Instruments, CMOS Power Consumption and Cpd Calculation application report - Texas Instruments, Designing With Logic application report ## 12.2 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. #### 12.3 Support Resources TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. #### 12.4 Trademarks TI E2E™ is a trademark of Texas Instruments. All trademarks are the property of their respective owners. #### 12.5 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### 12.6 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. #### 13 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Submit Document Feedback www.ti.com 6-Jan-2022 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|----------------------|---------| | | | | | | | | (6) | | | | | | SN74HCT595PWR | ACTIVE | TSSOP | PW | 16 | 2000 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -40 to 125 | HT595 | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF SN74HCT595: # **PACKAGE OPTION ADDENDUM** www.ti.com 6-Jan-2022 • Automotive : SN74HCT595-Q1 NOTE: Qualified Version Definitions: • Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects # **PACKAGE MATERIALS INFORMATION** www.ti.com 30-Mar-2024 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | U | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |---------------|-------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | SN74HCT595PWR | TSSOP | PW | 16 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | **PACKAGE MATERIALS INFORMATION** www.ti.com 30-Mar-2024 #### \*All dimensions are nominal | | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | |---|---------------|--------------|-----------------|------|------|-------------|------------|-------------|--| | I | SN74HCT595PWR | TSSOP | PW | 16 | 2000 | 356.0 | 356.0 | 35.0 | | SMALL OUTLINE PACKAGE #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Reference JEDEC registration MO-153. SMALL OUTLINE PACKAGE NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE PACKAGE NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. ## **IMPORTANT NOTICE AND DISCLAIMER** TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated