

Click here to ask an associate for production status of specific part numbers.

### MAX20461

## Automotive High-Current Step-Down Converter with USB-C Protection/Host Charger

### **General Description**

The MAX20461 combines a 3A high-efficiency, automotive-grade, step-down converter, a USB Type-C/BC1.2 host charger emulator, and high bandwidth USB protection switches for automotive USB 2.0 host applications. The device also includes a USB load current-sense amplifier and a configurable feedback-adjustment circuit that provides automatic USB voltage compensation for voltage drops in captive cables often found in automotive applications. The device limits the USB load current using both a fixed internal peak-current threshold and a user-configurable external current-sense USB load threshold.

The MAX20461 is optimized for high-frequency operation and includes programmable frequency selection from 310kHz to 2.2MHz, allowing optimization of efficiency, noise, and board space based on the application requirements. The fully synchronous DC-DC converter integrates high-side and low-side MOSFETs with an external SYNC input/output, and can be configured for spread-spectrum operation.

The MAX20461 allows flexible configuration and advanced diagnostic options for both standalone and supervised applications. The device can be programmed using either external programming resistors and/or internal  $I^2C$  registers via the  $I^2C$  bus.

The MAX20461 is available in a small 5mm x 5mm 32-pin TQFN package and is designed to minimize required external components and layout area.

### **Applications**

- Automotive Radio and Navigation
- USB Port for Host and Hub Applications
- Automotive Connectivity/Telematics

\*Tested in <u>Typical Application Circuit</u> as used on the MAX20461 Evaluation Kit with 1m captive cable.

\*\*Tested in <u>Typical Application Circuit</u> as used on the MAX20461 Evaluation Kit without 1m captive cable. Ordering Information appears at end of datasheet. Apple and CarPlay are registered trademarks of Apple Inc.

### **Benefits and Features**

- One-Chip Type-C Solution Directly from Car Battery to Portable Device
  - MAX20461: USB Type-C Compliant DFP Controller with V<sub>CONN</sub> Protection
  - MAX20461A: USB Type-C Compliant DFP Controller
  - · 1GHz Bandwidth USB 2.0 Data Switches
  - 4.5V to 28V Input (40V Load Dump), Synchronous Buck Converter
  - 5V to 7V, 3A Output Capability
- Optimal USB Charging and Communication for Portable Devices
  - User-Programmable Voltage Gain Adjusts Output for Up to 474mΩ Cable Resistance
  - · User-Programmable USB Current Limit
  - Type-C Cable Orientation Indicator for USB3 Applications
  - Supports USB BC1.2 CDP and SDP Modes
  - Compatible with USB On-the-Go Specification and Apple CarPlay®
- Low-Noise Features Prevent Interference with AM Band and Portable Devices
  - Fixed-Frequency 310kHz to 2.2MHz Operation
  - Fixed-PWM Option at No Load
  - · Spread Spectrum for EMI Reduction
  - · SYNC Input/Output for Frequency Parking
- Robust Design Keeps Vehicle System and Portable Device Safe in an Automotive Environment
  - · Short-to-Battery Protection on VBUS, HVD± Pins
  - CC1 and CC2 Tolerant to 20V Transients
  - Advanced Diagnostics Through I<sup>2</sup>C Bus
  - ±25kV Air/±8kV Contact ISO 10605 (330pF, 2kΩ)\*
  - ±15kV Air/±8kV Contact ISO 10605 (330pF, 2kΩ)\*\*
  - ±15kV Air/±8kV Contact ISO 10605 (330pF, 330Ω)\*
  - ±15kV Air/±8kV Contact IEC 61000-4-2 (150pF, 330Ω)\*
  - Overtemperature Protection, Warning, and Intelligent Current Foldback
  - -40°C to +125°C Operating Temperature Range

19-100883; Rev 8; 2/24

## **Simplified Block Diagram**



## **TABLE OF CONTENTS**

| General Description                                    |    |
|--------------------------------------------------------|----|
| Applications                                           |    |
| Benefits and Features                                  |    |
| Simplified Block Diagram                               |    |
| Absolute Maximum Ratings                               |    |
| Package Information                                    |    |
| 32 Pin TQFN 5x5x0.75mm                                 |    |
| 32 Pin SWTQFN 5x5x0.75mm                               |    |
| Electrical Characteristics                             |    |
| Typical Operating Characteristics                      |    |
| Pin Configurations                                     |    |
| MAX20461                                               |    |
| MAX20461A                                              |    |
| Pin Description                                        |    |
| Functional Diagrams                                    | 21 |
| On-Channel -3dB Bandwidth and Crosstalk                | 21 |
| On-Capacitance                                         | 21 |
| DCDC_ON Reset Behavior and Timing Diagram              |    |
| ADC Timing Diagram                                     | 23 |
| ATTACH Logic Diagram                                   |    |
| Cable Attach-Detach and SENSN Discharge Timing Diagram | 24 |
| Detailed Block Diagram                                 |    |
| Detailed Description                                   |    |
| USB Type-C                                             |    |
| Configuration Channel (CC1 and CC2)                    |    |
| CC Polarity Output Pin (CC_POL)                        |    |
| V <sub>CONN</sub> (MAX20461 Only)                      |    |
| V <sub>BUS</sub>                                       |    |
| External FET Gate Drive (G_DMOS Pin)                   |    |
| Legacy Devices                                         |    |
| Power-Up and Enabling                                  |    |
| System Enable (HVEN)                                   |    |
| DC-DC Enable (ENBUCK)                                  |    |
| 3.3V Input (IN)                                        |    |
| Linear Regulator Output (BIAS)                         |    |
| Power-On Sequencing                                    |    |
| Step-Down DC-DC Regulator                              |    |
| Step-Down Regulator                                    | 32 |
| Wide Input Voltage Range                               |    |

## TABLE OF CONTENTS (CONTINUED)

| Maximum Duty-Cycle Operation                                  | . 32 |
|---------------------------------------------------------------|------|
| Output Voltage (SENSP)                                        | . 32 |
| Soft-Start                                                    | . 32 |
| Reset Behavior                                                | . 32 |
| Reset Criteria                                                | . 33 |
| Switching Frequency Configuration                             | . 33 |
| Switching Frequency Synchronization (SYNC Pin)                | . 33 |
| Forced-PWM Operation                                          | . 33 |
| Intelligent Skip-Mode Operation and Attach Detection          | . 33 |
| Spread-Spectrum Option                                        | . 34 |
| Current Limit                                                 | . 34 |
| Output Short-Circuit Protection                               | . 34 |
| Thermal Overload Protection                                   | . 34 |
| Pre-Thermal Overload Warning                                  | . 35 |
| Automatic Thermal Foldback                                    | . 35 |
| USB Current Limit and Output Voltage Adjustment               | . 35 |
| Current-Sense Amplifier (SENSP, SENSN)                        | . 35 |
| USB DC Current Limit Configuration                            | . 35 |
| Voltage Feedback Adjustment Configuration                     | . 35 |
| Remote Sense Feedback Adjustment                              | . 35 |
| High Voltage Modes Configuration                              | . 36 |
| USB Protection Switches and BC1.2 Host Charger Emulation      | . 36 |
| USB Protection Switches                                       | . 36 |
| USB Host Charger Emulator                                     | . 36 |
| USB On-The-Go and Dual-Role Applications                      |      |
| I <sup>2</sup> C, Control, and Diagnostics                    | . 38 |
| I <sup>2</sup> C Configuration (CONFIG1 and I <sup>2</sup> C) | . 38 |
| Standalone Configuration (CONFIG1–CONFIG3)                    | . 39 |
| I <sup>2</sup> C Diagnostics and Event Handling               | . 40 |
| Interrupt and Attach Output (INT(ATTACH))                     | . 40 |
| I <sup>2</sup> C Output Voltage and Current Measurement       | . 41 |
| I <sup>2</sup> C Interface                                    | . 41 |
| Bit Transfer                                                  | . 41 |
| STOP and START Conditions                                     | . 42 |
| Early STOP Condition                                          | . 42 |
| Clock Stretching                                              | . 42 |
| I <sup>2</sup> C General Call Address                         | . 42 |
| I <sup>2</sup> C Slave Addressing                             | . 42 |
| Acknowledge                                                   | . 42 |

### TABLE OF CONTENTS (CONTINUED)

| ,                                         |    |
|-------------------------------------------|----|
| Write Data Format                         | 43 |
| Read Data Format                          | 43 |
| Fault Detection and Diagnostics           | 43 |
| Fault Detection                           | 43 |
| Fault Output Pin (FAULT)                  | 43 |
| Register Map                              | 45 |
| Summary Table                             | 45 |
| Register Details                          | 45 |
| Applications Information                  | 56 |
| DC-DC Switching Frequency Selection       | 56 |
| DC-DC Input Capacitor Selection           | 56 |
| DC-DC Output Capacitor Selection          | 56 |
| DC-DC Output Inductor Selection           | 57 |
| Layout Considerations                     | 57 |
| Determining USB System Requirements       | 57 |
| USB Loads                                 | 57 |
| USB Output Current Limit.                 | 58 |
| USB Voltage Adjustment                    | 58 |
| Tuning of USB Data Lines                  | 59 |
| USB Data Line Common-Mode Choke Placement | 60 |
| ESD Protection                            | 60 |
| ESD Test Conditions                       | 61 |
| Human Body Model                          | 61 |
| IEC 61000-4-2                             | 61 |
| Typical Application Circuits              | 63 |
| Typical Application Circuit               | 63 |
| Ordering Information                      | 64 |
| Revision History                          | 65 |

## MAX20461

# Automotive High-Current Step-Down Converter with USB-C Protection/Host Charger

## LIST OF FIGURES

| Figure 1. Type-C Pullup Model                            | 28 |
|----------------------------------------------------------|----|
| Figure 2. USB Type-C Block Diagram                       | 30 |
| Figure 3. Remote Cable-Sense Diagram                     | 36 |
| Figure 4. Data Switch and Charge-Detection Block Diagram | 38 |
| Figure 5. I <sup>2</sup> C Timing Diagram                | 41 |
| Figure 6. START, STOP and REPEATED START Conditions      | 42 |
| Figure 7. Acknowledge Condition                          | 43 |
| Figure 8. Data Format of I <sup>2</sup> C Interface      | 43 |
| Figure 9. DC Voltage Adjustment Model                    | 58 |
| Figure 10. Increase in SENSP vs. USB Current             | 59 |
| Figure 11. Tuning of Data Lines                          | 59 |
| Figure 12. Near-Eye Diagram (with No Switch)             | 60 |
| Figure 13. Untuned Near-Eye Diagram (with MAX20461)      | 60 |
| Figure 14. Human Body ESD Test Model                     | 61 |
| Figure 15. IEC 61000-4-2 ESD Test Model                  | 61 |
| Figure 16. Human Body Current Waveform                   | 62 |
| Figure 17. IEC 61000-4-2 Current Waveform                | 62 |

## MAX20461

# Automotive High-Current Step-Down Converter with USB-C Protection/Host Charger

## LIST OF TABLES

| Table 1. Charge Detection Precedence                              | 27 |
|-------------------------------------------------------------------|----|
| Table 2. CC Pulldown Response                                     | 28 |
| Table 3. CC Pulldown Response (MAX20461A)                         | 28 |
| Table 4. Type-C Source V <sub>CONN</sub> Requirements             | 29 |
| Table 5. DC-DC Converter Intelligent Skip Mode Truth Table        | 33 |
| Table 6. Data Switch Mode Truth Table (I <sup>2</sup> C Variants) | 36 |
| Table 7. Data Switch Mode Truth Table (Standalone Variants)       | 37 |
| Table 8. CONFIG1 Pin Table (I <sup>2</sup> C Version)             | 39 |
| Table 9. CONFIG1 Pin Table (Standalone Variants)                  | 39 |
| Table 10. CONFIG2 and CONFIG3 Pin Table (Standalone Variants)     | 40 |
| Table 11. I <sup>2</sup> C Slave Addresses                        | 42 |
| Table 12. Fault Conditions                                        | 44 |
| Table 13. Recommended Output Filters For I <sub>LOAD</sub> of 3A  | 57 |

### **Absolute Maximum Ratings**

| SUPSW to PGND                           | 0.3V to +40V                      |
|-----------------------------------------|-----------------------------------|
| HVEN to PGND                            |                                   |
| LX to PGND (Note 1)                     | -0.3V to V <sub>SUPSW</sub> +0.3V |
| SYNC to AGND                            |                                   |
| SENSN, SENSP, VBMON to AGND             | -0.3V to $V_{SUPSW}$ +0.3V        |
| AGND to PGND                            | 0.3V to +0.3V                     |
| BST to PGND                             |                                   |
| BST to LX                               | 0.3V to +6V                       |
| IN, CONFIG1, ENBUCK, SDA (CONFI         | IG2), SCL (CONFIG3),              |
| BIAS, BCMODE, FAULT, CC_POL (           |                                   |
| V <sub>CONN</sub> , INT(ATTACH) to AGND | 0.3V to +6V                       |
| HVDP, HVDM to AGND                      | 0.3V to +18V                      |
| DP, DM to AGND                          | 0.3V to V <sub>IN</sub> +0.3V     |
| G_DMOS to AGND                          | 0.3V to +16V                      |
|                                         |                                   |

| _X Continuous RMS Current3.5A                           |
|---------------------------------------------------------|
| Output Short-Circuit DurationContinuous                 |
| Thermal Charactaristics                                 |
| Continuous Power Dissipation - Single Layer Board (TA = |
| +70°C, 32-TQFN (derate 21.3mW/°C above +70°C)) 1702.1   |
| mW                                                      |
| Continuous Power Dissipation - Multi Layer Board (TA =  |
| +70°C, 32-TQFN (derate 34.5mW/°C above +70°C)) 2758.6   |
| mW                                                      |
| Operating Temperature Range40°C to +125°C               |
| Junction Temperature+150°C                              |
| Storage Temperature Range40°C to +150°C                 |
| Lead Temperature (soldering, 10s)+300°C                 |
| Soldering Temperature (reflow)+260°C                    |
|                                                         |

Note 1: Self-protected from transient voltages exceeding these limits for ≤ 50ns in circuit under normal operation.

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## **Package Information**

### 32 Pin TQFN 5x5x0.75mm

| Package Code                            | T3255+4C                                |  |  |  |  |
|-----------------------------------------|-----------------------------------------|--|--|--|--|
| Outline Number                          | <u>21-0140</u>                          |  |  |  |  |
| Land Pattern Number                     | <u>90-0012</u>                          |  |  |  |  |
| Thermal Resistance, Single-Layer Board: | Thermal Resistance, Single-Layer Board: |  |  |  |  |
| Junction to Ambient (θ <sub>JA</sub> )  | 47 °C/W                                 |  |  |  |  |
| Junction to Case (θ <sub>JC</sub> )     | 1.70 °C/W                               |  |  |  |  |
| Thermal Resistance, Four-Layer Board:   |                                         |  |  |  |  |
| Junction to Ambient (θ <sub>JA</sub> )  | 29 °C/W                                 |  |  |  |  |
| Junction to Case $(\theta_{JC})$        | 1.70 °C/W                               |  |  |  |  |

### 32 Pin SWTQFN 5x5x0.75mm

| Package Code                            | T3255Y+4C        |  |  |  |  |
|-----------------------------------------|------------------|--|--|--|--|
| Outline Number                          | <u>21-100214</u> |  |  |  |  |
| Land Pattern Number                     | <u>90-100082</u> |  |  |  |  |
| Thermal Resistance, Single-Layer Board: |                  |  |  |  |  |
| Junction to Ambient (θ <sub>JA</sub> )  | 47 °C/W          |  |  |  |  |
| Junction to Case (θ <sub>JC</sub> )     | 1.70 °C/W        |  |  |  |  |
| Thermal Resistance, Four-Layer Board:   |                  |  |  |  |  |
| Junction to Ambient (θ <sub>JA</sub> )  | 29 °C/W          |  |  |  |  |
| Junction to Case $(\theta_{JC})$        | 1.70 °C/W        |  |  |  |  |

For the latest package outline information and land patterns (footprints), go to <a href="www.maximintegrated.com/packages">www.maximintegrated.com/packages</a>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to <a href="https://www.maximintegrated.com/thermal-tutorial">www.maximintegrated.com/thermal-tutorial</a>.

### **Electrical Characteristics**

 $(V_{SUPSW} = 14V, V_{IN} = 3.3V, V_{ENBUCK} = 3.3V, V_{VCONN} = 5V, Temperature = T_{A} = T_{J} = -40^{\circ}C$  to +125°C, unless otherwise noted., Actual typical values may vary and are not guaranteed.)

| PARAMETER                                | SYMBOL                 | CONDITIONS                                                                                                                    | MIN | TYP | MAX  | UNITS |
|------------------------------------------|------------------------|-------------------------------------------------------------------------------------------------------------------------------|-----|-----|------|-------|
| Power Supply and Enab                    | le                     |                                                                                                                               |     |     |      |       |
| Supply Voltage Range                     | V <sub>SUPSW</sub>     | (Note 2)                                                                                                                      | 4.5 |     | 28   | V     |
| Load Dump Event<br>Supply Voltage Range  | V <sub>SUPSW_LD</sub>  | < 1s                                                                                                                          |     |     | 40   | V     |
| Supply Current - Off<br>State            | I <sub>SUPSW</sub>     | $V_{SUPSW}$ = 18V; $V_{HVEN}$ = 0V; $V_{IN}$ = 0V; $V_{CONN}$ = 0V, Off State                                                 |     | 10  | 20   | μA    |
| Supply Current - Buck<br>Off             | I <sub>SUPSW</sub>     | V <sub>HVEN</sub> = 14V; V <sub>ENBUCK</sub> = 0V                                                                             |     | 1.1 |      | mA    |
| Supply Current - Skip<br>Mode            | I <sub>SUPSW</sub>     | V <sub>HVEN</sub> = 14V; buck switching; no load                                                                              |     | 1.8 |      | mA    |
| Supply Current - FPWM                    | I <sub>SUPSW</sub>     | V <sub>HVEN</sub> = 14V; buck switching; no load                                                                              |     | 28  |      | mA    |
| BIAS Voltage                             | V <sub>BIAS</sub>      | 5.75V ≤ V <sub>SUPSW</sub> ≤ 28V                                                                                              | 4.5 | 4.7 | 5.25 | V     |
| BIAS Current Limit                       |                        |                                                                                                                               | 50  | 150 |      | mA    |
| BIAS Undervoltage<br>Lockout             | V <sub>UV_BIAS</sub>   | V <sub>BIAS</sub> rising                                                                                                      | 3.0 | 3.3 | 3.6  | ٧     |
| BIAS Undervoltage<br>Lockout Hysteresis  |                        |                                                                                                                               |     | 0.2 |      | V     |
| SUPSW Undervoltage<br>Lockout            | V <sub>UV_SUPSW</sub>  | V <sub>SUPSW</sub> rising                                                                                                     | 3.9 |     | 4.42 | ٧     |
| SUPSW Undervoltage<br>Lockout Hysteresis |                        |                                                                                                                               |     | 0.2 |      | V     |
| IN Voltage Range                         | V <sub>IN</sub>        |                                                                                                                               | 3   |     | 3.6  | V     |
| IN Overvoltage Lockout                   | V <sub>IN_OVLO</sub>   | V <sub>IN</sub> rising                                                                                                        | 3.8 | 4   | 4.3  | V     |
| IN Input Current                         | I <sub>IN</sub>        |                                                                                                                               |     |     | 10   | μA    |
| HVEN Rising Threshold                    | V <sub>HVEN_R</sub>    |                                                                                                                               | 0.6 | 1.5 | 2.4  | V     |
| HVEN Falling Threshold                   | V <sub>HVEN_F</sub>    |                                                                                                                               |     |     | 0.4  | V     |
| HVEN Hysteresis                          | V <sub>HVEN</sub>      |                                                                                                                               |     | 0.2 |      | V     |
| HVEN Delay Rising                        | t <sub>HVEN_R</sub>    |                                                                                                                               | 2.5 |     | 15   | μs    |
| HVEN Delay Falling                       | t <sub>HVEN_</sub> F   |                                                                                                                               | 5   | 12  | 25   | μs    |
| HVEN Input Leakage                       |                        | V <sub>HVEN</sub> = V <sub>SUPSW</sub> = 18V, V <sub>HVEN</sub> = 0V                                                          |     |     | 10   | μA    |
| G_DMOS Pin                               |                        |                                                                                                                               |     |     |      |       |
| G_DMOS Unloaded<br>Output Voltage        | V <sub>G_DMOS_OC</sub> | $V_{\mbox{\scriptsize G}\mbox{\scriptsize DMOS}}$ to $V_{\mbox{\scriptsize BIAS}},$ internal discharge path $2M\Omega$ to GND | 7   | 10  | 13.0 | V     |
| G_DMOS Output<br>Impedance               | R <sub>G_DMOS_OC</sub> |                                                                                                                               |     | 100 | 250  | kΩ    |
| G_DMOS DC Output<br>Current              | IG_DMOS_SC             | G_DMOS to BIAS                                                                                                                |     | 20  |      | μΑ    |
| USB Type C / Power Red                   | quirements (MA)        | K20461 Only)                                                                                                                  |     |     |      | •     |
| VCONN Source Voltage<br>Input            | V <sub>VCONN</sub> IN  | 1W (3.3V/305mA, 5.5V/185mA) (Note 3)                                                                                          | 3.3 |     | 5.5  | V     |
| VCONN On Resistance                      | R <sub>ON_VCONN</sub>  | Resistance from V <sub>CONN</sub> to CC1 and CC2, V <sub>CONN</sub> = 5V                                                      |     | 600 | 1200 | mΩ    |

## **Electrical Characteristics (continued)**

 $(V_{SUPSW} = 14V, V_{IN} = 3.3V, V_{ENBUCK} = 3.3V, V_{VCONN} = 5V, Temperature = T_{A} = T_{J} = -40^{\circ}C$  to +125°C, unless otherwise noted., Actual typical values may vary and are not guaranteed.)

| PARAMETER                                                        | SYMBOL                  | CONDITIONS                                                                                                          | MIN  | TYP  | MAX  | UNITS |
|------------------------------------------------------------------|-------------------------|---------------------------------------------------------------------------------------------------------------------|------|------|------|-------|
| VCONN Current Limit                                              | I <sub>LIM_VCONN</sub>  | Measured on CC1 and CC2. $3.60V \le V_{CONN} \le 5.5V$                                                              | 310  | 400  |      | mA    |
| VCONN UVLO<br>Threshold                                          | VVCONN_UVL<br>O         |                                                                                                                     | 2.2  | 2.45 | 2.65 | V     |
| VCONN to CC1/CC2<br>Discharge Resistance                         | R <sub>DCH</sub>        |                                                                                                                     |      | 3    | 6.2  | kΩ    |
| USB Type C / Current Le                                          | evel Characterist       | tics                                                                                                                |      |      |      |       |
| CC DFP 0.5A Current<br>Source                                    | I <sub>DFP0.5</sub> _CC | 4.0V < V <sub>BIAS</sub> < 5.5V, ±20%                                                                               | 64   | 80   | 96   | μA    |
| CC DFP 1.5A Current<br>Source                                    | I <sub>DFP1.5</sub> _CC | 4.0V < V <sub>BIAS</sub> < 5.5V, ±8%                                                                                | 166  | 180  | 194  | μA    |
| CC DFP 3.0A Current<br>Source                                    | I <sub>DFP3.0_CC</sub>  | 4.0V < V <sub>BIAS</sub> < 5.5V, ±8%                                                                                | 304  | 330  | 356  | μA    |
| USB Type C / Timing Ch                                           | aracteristics           |                                                                                                                     |      |      |      |       |
| Type-C CC Pin<br>Detection Debounce                              | tCCDEBOUNCE             | Final transition to Attached states                                                                                 |      | 160  |      | ms    |
| DP, DM Analog USB Sw                                             | itches                  |                                                                                                                     |      |      |      |       |
| On-Channel -3dB<br>Bandwidth                                     | BW                      | $R_L = R_S = 50\Omega$                                                                                              |      | 1000 |      | MHz   |
| Analog Signal Range                                              |                         |                                                                                                                     | 0    |      | 3.6  | V     |
| Protection Trip<br>Threshold                                     | V <sub>OV_D</sub>       |                                                                                                                     | 3.65 | 3.85 | 4.1  | V     |
| Protection Response<br>Time                                      | t <sub>FP_D</sub>       | $V_{IN}$ = 4.0V, $V_{HVD\pm}$ = 3.3V to 4.3V step,<br>R <sub>L</sub> = 15k $\Omega$ on D±, delay to $V_{D\pm}$ < 3V |      | 2    |      | μs    |
| On-Resistance Switch A                                           | R <sub>ON_SA</sub>      | $I_L = 10 \text{mA}, V_{D\pm} = 0 \text{V to } V_{IN}, V_{IN} = 3.0 \text{V}$ to 3.6 V                              |      | 4    | 8    | Ω     |
| On-Resistance Match<br>between Channels<br>Switch A              | ΔR <sub>ON</sub> _SA    | $I_L = 10$ mA, $V_{D\pm} = 1.5$ V or 3.0V                                                                           |      |      | 0.2  | Ω     |
| On-Resistance Flatness<br>Switch A                               | R <sub>FLAT(ON)A</sub>  | I <sub>L</sub> = 10mA,V <sub>D</sub> _ = 0V or 0.4V                                                                 |      | 0.01 |      | Ω     |
| On Resistance of HVD+/HVD- short                                 | R <sub>SHORT</sub>      | V <sub>DP</sub> = 1V, I <sub>DM</sub> = 500μA                                                                       |      | 90   | 180  | Ω     |
| HVD+/HVD- On-<br>Leakage Current                                 | IHVD_ON                 | V <sub>HVD±</sub> = 3.6V or 0V                                                                                      | -7   |      | 7    | μA    |
| HVD+/HVD- Off-<br>Leakage Current                                | I <sub>HVD_OFF</sub>    | V <sub>HVD±</sub> = 18V, V <sub>D±</sub> = 0V                                                                       |      |      | 150  | μA    |
| D+/D- Off-Leakage<br>Current                                     | I <sub>D_OFF</sub>      | V <sub>HVD±</sub> = 18V, V <sub>D±</sub> = 0V                                                                       | -1   |      | 1    | μA    |
| Current-Sense Amplifier (SENSP, SENSN) and Analog Inputs (VBMON) |                         |                                                                                                                     |      |      |      |       |
| Gain                                                             |                         | 10mV < V <sub>SENSP</sub> - V <sub>SENSN</sub> < 110mV,<br>GAIN[4:0] = 0b11111                                      |      | 19.4 |      | V/V   |
| Cable Compensation LSB                                           | R <sub>LSB</sub>        |                                                                                                                     |      | 18   |      | mΩ    |

## **Electrical Characteristics (continued)**

 $(V_{SUPSW} = 14V, V_{IN} = 3.3V, V_{ENBUCK} = 3.3V, V_{VCONN} = 5V, Temperature = T_{A} = T_{J} = -40^{\circ}C$  to +125°C, unless otherwise noted., Actual typical values may vary and are not guaranteed.)

| PARAMETER                                             | SYMBOL                  | CONDITIONS                                   | MIN   | TYP   | MAX   | UNITS |  |
|-------------------------------------------------------|-------------------------|----------------------------------------------|-------|-------|-------|-------|--|
|                                                       |                         | ILIM[2:0] = 0b111, $R_{SENSE}$ = 33mΩ        | 3.04  | 3.14  | 3.30  |       |  |
| Overcurrent Threshold                                 |                         | ILIM[2:0] = 0b110, $R_{SENSE}$ = 33mΩ        | 2.6   | 2.75  | 2.9   | A     |  |
|                                                       |                         | ILIM[2:0] = 0b101, $R_{SENSE}$ = 33mΩ        | 2.1   | 2.25  | 2.4   |       |  |
|                                                       | ILIM_SET                | ILIM[2:0] = 0b100, $R_{SENSE}$ = 33mΩ        | 1.62  | 1.7   | 1.78  |       |  |
| Overcuitett Threshold                                 | ILIIVI_SL1              | ILIM[2:0] = 0b011, $R_{SENSE} = 33m\Omega$   | 1.05  | 1.13  | 1.21  |       |  |
|                                                       |                         | ILIM[2:0] = 0b010, $R_{SENSE}$ = 33mΩ        | 8.0   | 0.86  | 0.92  |       |  |
|                                                       |                         | ILIM[2:0] = 0b001, $R_{SENSE} = 33m\Omega$   | 0.55  | 0.6   | 0.65  |       |  |
|                                                       |                         | ILIM[2:0] = 0b000, $R_{SENSE}$ = 33mΩ        | 0.3   | 0.33  | 0.36  |       |  |
| SENSN / VBMON<br>Discharge Current                    | I <sub>SENSN_DIS</sub>  |                                              | 11    | 18    | 32    | mA    |  |
| Startup Wait Time                                     | tBUCK_WAIT              |                                              |       | 100   |       | ms    |  |
| OFNIONI (N/DMONI                                      | t <sub>DIS_POR</sub>    | Discharge after POR                          |       | 1     |       |       |  |
| SENSN / VBMON Discharge Time                          | t <sub>DIS_CD</sub>     | DCDC_ON toggle                               |       | 2     |       | S     |  |
| 2.00900                                               | t <sub>DIS_DET</sub>    | Type-C detach                                |       | 100   |       | ms    |  |
|                                                       | tBUCKOFF_CD             | DCDC_ON toggle; see reset criteria           |       | 2     |       | s     |  |
| Forced Buck Off-Time                                  | tBUCKOFF_DE<br>T        | Type-C detach                                |       | 100   |       | ms    |  |
| Attach Comparator Load<br>Current Rising<br>Threshold |                         | Common mode input = 5.15V                    | 5     | 16    | 28    | mA    |  |
| Attach Comparator<br>Hysteresis                       |                         | Common mode input = 5.15V                    |       | 2.5   |       | mA    |  |
| SENSN Undervoltage<br>Threshold (Falling)             | V <sub>UV_SENSN</sub>   |                                              | 4     | 4.375 | 4.75  | V     |  |
| SENSN Overvoltage<br>Threshold (Rising)               | V <sub>OV_SENSN</sub>   |                                              | 7     | 7.46  | 7.9   | V     |  |
| SENSN Short Circuit<br>Threshold (Falling)            | V <sub>SHT_SENSN</sub>  |                                              | 1.75  | 2     | 2.25  | V     |  |
| SENSN Undervoltage<br>Fault Blanking Time             |                         |                                              |       | 16    |       | ms    |  |
| SENSN Overvoltage Fault Blanking Time                 | t <sub>B,OV_SENSN</sub> | From overvoltage condition to FAULT asserted |       | 3     | 6     | μs    |  |
| SENSN Discharge<br>Threshold Falling                  |                         | V <sub>SENSN</sub> Falling                   | 0.47  | 0.51  | 0.57  | V     |  |
| Remote Feedback Adjustment                            |                         |                                              |       |       |       |       |  |
| SHIELD Input Voltage<br>Range                         |                         |                                              | 0.1   |       | 0.75  | V     |  |
| Gain                                                  |                         |                                              | 1.935 | 2     | 2.065 | V/V   |  |
| Input Referred Offset Voltage                         |                         |                                              |       | ±2.0  |       | mV    |  |
| Digital Inputs (SDA, SCL, ENBUCK, BCMODE)             |                         |                                              |       |       |       |       |  |
| Input Leakage Current                                 |                         | V <sub>PIN</sub> = 5.5V, 0V                  | -5    |       | 5     | μΑ    |  |

## **Electrical Characteristics (continued)**

 $(V_{SUPSW} = 14V, V_{IN} = 3.3V, V_{ENBUCK} = 3.3V, V_{VCONN} = 5V, Temperature = T_{A} = T_{J} = -40^{\circ}C$  to +125°C, unless otherwise noted., Actual typical values may vary and are not guaranteed.)

| PARAMETER                            | SYMBOL                  | CONDITIONS                                                                                                     | MIN  | TYP  | MAX  | UNITS  |
|--------------------------------------|-------------------------|----------------------------------------------------------------------------------------------------------------|------|------|------|--------|
| Logic High                           | V <sub>IH</sub>         |                                                                                                                | 1.6  |      |      | V      |
| Logic Low                            | V <sub>IL</sub>         |                                                                                                                |      |      | 0.5  | V      |
| USB 2.0 Host Charger E               | mulator (HVD+/l         | HVD-, D+/D-)                                                                                                   |      |      |      |        |
| Input Logic High                     | V <sub>IH</sub>         |                                                                                                                | 2.0  |      |      | V      |
| Input Logic Low                      | V <sub>IL</sub>         |                                                                                                                |      |      | 0.8  | V      |
| Data Sink Current                    | I <sub>DAT_SINK</sub>   | V <sub>DAT_SINK</sub> = 0.25V to 0.4V                                                                          | 50   | 100  | 150  | μA     |
| Data Detect Voltage<br>High          | V <sub>DAT_REFH</sub>   |                                                                                                                | 0.4  |      |      | V      |
| Data Detect Voltage<br>Low           | V <sub>DAT_REFL</sub>   |                                                                                                                |      |      | 0.25 | V      |
| Data Detect Voltage<br>Hysteresis    | V <sub>DAT_HYST</sub>   |                                                                                                                |      | 60   |      | mV     |
| Data Source Voltage                  | V <sub>DAT_SRC</sub>    | I <sub>SRC</sub> = 200μA                                                                                       | 0.5  |      | 0.7  | V      |
| Synchronous Step-Dow                 | n DC-DC Convei          | rter                                                                                                           |      |      |      |        |
| PWM Output Voltage                   | V <sub>SENSP</sub>      | 7V ≤ V <sub>SUPSW</sub> ≤ 28V, No Load                                                                         |      | 5.15 |      | V      |
| Skip Mode Output<br>Voltage          | V <sub>SENSP_SKIP</sub> | 7V ≤ V <sub>SUPSW</sub> ≤ 18V, No Load (Note 2)                                                                |      | 5.25 |      | V      |
| Load Regulation                      | R <sub>LR</sub>         | 7V ≤ V <sub>SUPSW</sub> ≤ 18V, for 5V nominal output setting                                                   |      | 51   |      | mΩ     |
| Output Voltage<br>Accuracy           |                         | $8V \le V_{SUPSW} \le 18V$ , 2.4A, $V_{SENSP} - V_{SENSN} = 79.2 mV$ , GAIN[4:0] = 0b11111 cable compensation. | 6.33 |      | 6.68 | V      |
| Spread Spectrum<br>Range             |                         | SS Enabled                                                                                                     |      | ±3.4 |      | %      |
| SYNC Switching<br>Threshold High     | V <sub>SYNC_HI</sub>    | Rising                                                                                                         | 1.4  |      |      | V      |
| SYNC Switching<br>Threshold Low      | V <sub>SYNC_LO</sub>    | Falling                                                                                                        |      |      | 0.4  | V      |
| SYNC Internal Pulldown               |                         |                                                                                                                |      | 200  |      | kΩ     |
| SYNC Input Clock<br>Acquisition Time | tsync                   | (Note 4)                                                                                                       |      | 1    |      | Cycles |
| High-Side Switch On-<br>Resistance   | R <sub>ONH</sub>        | I <sub>LX</sub> = 1A                                                                                           |      | 54   | 95   | mΩ     |
| Low-Side Switch On-<br>Resistance    | R <sub>ONL</sub>        | I <sub>LX</sub> = 1A                                                                                           |      | 72   | 135  | mΩ     |
| BST Input Current                    | I <sub>BST</sub>        | V <sub>BST</sub> – V <sub>LX</sub> = 5V, High-side on                                                          |      | 2.2  |      | mA     |
|                                      |                         | All Other Variants                                                                                             |      | 5    |      |        |
| LX Current-Limit<br>Threshold        |                         | MAX20461AATJM, MAX20461AATJP<br>The min value is guaranteed by design at $T_A = T_J = 25^{\circ}C$ .           | 5    | 6    |      | А      |
| Skip Mode Peak-Current<br>Threshold  | I <sub>SKIP_TH</sub>    |                                                                                                                |      | 1    |      | А      |
| Negative Current Limit               |                         |                                                                                                                |      | 1.2  |      | Α      |

## **Electrical Characteristics (continued)**

 $(V_{SUPSW} = 14V, V_{IN} = 3.3V, V_{ENBUCK} = 3.3V, V_{VCONN} = 5V, Temperature = T_{A} = T_{J} = -40^{\circ}C$  to +125°C, unless otherwise noted., Actual typical values may vary and are not guaranteed.)

| PARAMETER                                             | SYMBOL           | CONDITIONS                              | MIN                     | TYP | MAX  | UNITS |
|-------------------------------------------------------|------------------|-----------------------------------------|-------------------------|-----|------|-------|
| Soft-Start Ramp Time                                  | t <sub>SS</sub>  |                                         |                         | 8   |      | ms    |
| LX Rise Time                                          |                  | (Note 4)                                |                         | 3   |      | ns    |
| LX Fall Time                                          |                  | (Note 4)                                |                         | 4   |      | ns    |
| BST Refresh Algorithm<br>Low-Side Minimum On-<br>Time |                  |                                         |                         | 60  |      | ns    |
| CC_POL, FAULT, INT (A                                 | TTACH), SYNC     | Outputs                                 |                         |     |      |       |
| Output-High Leakage<br>Current                        |                  | FAULT, INT(ATTACH), CC_POL = 5.5V       | -10                     |     | 10   | μA    |
| Output Low Level                                      |                  | Sinking 1mA                             |                         |     | 0.4  | V     |
| SYNC Output High<br>Level                             |                  | Sourcing 1mA, SYNC configured as output | V <sub>BIAS</sub> - 0.4 |     |      | V     |
| Config Resistors Conver                               | rter             |                                         |                         |     |      |       |
| CONFIG1-3 Current<br>Leakage                          |                  | V <sub>CONFIG</sub> = 0V to 4V          |                         |     | ±5   | μA    |
| Minimum Window<br>Amplitude                           |                  |                                         | -4                      |     | 4    | %     |
| ADC                                                   |                  |                                         |                         |     |      |       |
| Resolution                                            |                  |                                         |                         | 8   |      | Bits  |
| ADC Gain Error                                        |                  |                                         |                         | ±2  |      | LSBs  |
| Offset Error                                          | Offset_ADC       |                                         |                         | ±1  |      | LSB   |
| Oscillators                                           |                  |                                         |                         |     |      |       |
| Internal High-Frequency<br>Oscillator                 | HFOSC            |                                         | 7                       | 8   | 9    | MHz   |
| Buck Oscillator<br>Frequency                          | f <sub>SW</sub>  | FSW[2:0] = 0b000                        | 1.95                    | 2.2 | 2.45 | MHz   |
| Buck Oscillator<br>Frequency                          | f <sub>SW</sub>  | FSW[2:0] = 0b101                        | 340                     | 410 | 480  | kHz   |
| Thermal Overload                                      |                  |                                         |                         |     |      |       |
| Thermal Warning Temperature                           |                  |                                         |                         | 140 |      | °C    |
| Thermal Warning<br>Hysteresis                         |                  |                                         |                         | 10  |      | °C    |
| Thermal Shutdown Temperature                          |                  |                                         |                         | 165 |      | °C    |
| Thermal Shutdown<br>Hysteresis                        |                  |                                         |                         | 10  |      | °C    |
| I <sup>2</sup> C                                      |                  |                                         |                         |     |      |       |
| Serial Clock Frequency                                | f <sub>SCL</sub> |                                         |                         |     | 400  | kHz   |
| Bus Free Time Between<br>STOP and START<br>Condition  | <sup>t</sup> BUF |                                         | 1.3                     |     |      | μs    |

## **Electrical Characteristics (continued)**

 $(V_{SUPSW} = 14V, V_{IN} = 3.3V, V_{ENBUCK} = 3.3V, V_{VCONN} = 5V, Temperature = T_{A} = T_{J} = -40^{\circ}C$  to +125°C, unless otherwise noted., Actual typical values may vary and are not guaranteed.)

| PARAMETER                          | SYMBOL              | CONDITIONS                          | MIN | TYP | MAX | UNITS |
|------------------------------------|---------------------|-------------------------------------|-----|-----|-----|-------|
| START Condition Setup<br>Time      | <sup>t</sup> SU:STA |                                     | 0.6 |     |     | μs    |
| START Condition Hold Time          | t <sub>HD:STA</sub> |                                     | 0.6 |     |     | μs    |
| STOP Condition Setup<br>Time       | tsu:sto             |                                     | 0.6 |     |     | μs    |
| Clock Low Period                   | $t_{LOW}$           |                                     | 1.3 |     |     | μs    |
| Clock High Period                  | <sup>t</sup> HIGH   |                                     | 0.6 |     |     | μs    |
| Data Setup Time                    | tsu:dat             |                                     | 100 |     |     | ns    |
| Data Hold Time                     | t <sub>HD:DAT</sub> | From 50% SCL falling to SDA change  | 0.3 |     | 0.6 | μs    |
| Pulse Width of Spike<br>Suppressed | t <sub>SP</sub>     |                                     |     | 50  |     | ns    |
| ESD Protection (All Pins           | )                   |                                     |     |     |     |       |
| ESD Protection Level               | V <sub>ESD</sub>    | Human Body Model                    |     | ±2  |     | kV    |
| ESD Protection (HVDP, I            | HVDM, CC1, CC       | 2)                                  |     |     |     |       |
|                                    |                     | ISO 10605 Air Gap (330pF, 2kΩ)      |     | ±25 |     |       |
|                                    |                     | ISO 10605 Contact (330pF, 2kΩ)      |     | ±8  |     |       |
| CCD Drataction Laurel              | V                   | IEC 61000-4-2 Air Gap (150pF, 330Ω) |     | ±15 |     | kV    |
| ESD Protection Level               | $V_{ESD}$           | IEC 61000-4-2 Contact (150pF, 330Ω) |     | ±8  |     | ] KV  |
|                                    |                     | ISO 10605 Air-Gap (330pF, 330Ω)     | ±15 |     |     | ]     |
|                                    |                     | ISO 10605 Contact (330pF, 330Ω)     |     | ±8  |     |       |

Note 2: Device is designed for use in applications with continuous operation of 14V. Device meets electrical table up to maximum supply voltage.

Note 3: The IR drop of the system must be considered when selecting the  $V_{CONN}$  pin source voltage.

Note 4: Guaranteed by design and bench characterization; not production tested.

## **Typical Operating Characteristics**

(T<sub>A</sub> = +25°C, unless otherwise noted.)



## **Typical Operating Characteristics (continued)**

 $(T_A = +25^{\circ}C, \text{ unless otherwise noted.})$ 



## **Typical Operating Characteristics (continued)**

 $(T_A = +25^{\circ}C, \text{ unless otherwise noted.})$ 



















## **Typical Operating Characteristics (continued)**

 $(T_A = +25^{\circ}C, \text{ unless otherwise noted.})$ 



## **Pin Configurations**

### **MAX20461**



### MAX20461A



## **Pin Description**

|          | IN        |                    |                                                                                                                                                                                                          |  |  |  |
|----------|-----------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
|          |           | NAME               | FUNCTION                                                                                                                                                                                                 |  |  |  |
| MAX20461 | MAX20461A |                    |                                                                                                                                                                                                          |  |  |  |
| 1, 5     | 1, 3, 5   | AGND               | Analog Ground.                                                                                                                                                                                           |  |  |  |
| 2        | 2         | CC1                | Type-C Configuration Channel (CC).                                                                                                                                                                       |  |  |  |
| 3        | _         | VCONN              | Power Source. Supplies power to the unused CC pin if required.                                                                                                                                           |  |  |  |
| 4        | 4         | CC2                | Type-C Configuration Channel (CC).                                                                                                                                                                       |  |  |  |
| 6        | 6         | HVDM               | High-Voltage-Protected USB Differential Data D- Output. Connect HVD- to the downstream USB connector D- pin.                                                                                             |  |  |  |
| 7        | 7         | HVDP               | High-Voltage-Protected USB Differential Data D+ Output. Connect HVD+ to the downstream USB connector D+ pin.                                                                                             |  |  |  |
| 8        | 8         | CC_POL<br>(SHIELD) | In USB-C Configuration, CC_POL Output. In BC1.2 only variant, remote feedback input. See Figure 3.                                                                                                       |  |  |  |
| 9        | 9         | DP                 | USB Differential Data D+ Input. Connect D+ to the low-voltage USB transceiver D+ pin.                                                                                                                    |  |  |  |
| 10       | 10        | DM                 | USB Differential Data D- Input. Connect D- to the low-voltage USB transceiver D-pin.                                                                                                                     |  |  |  |
| 11       | 11        | IN                 | Logic Enable Input. Connect to I/O voltage of USB transceiver. IN is also used for clamping during overvoltage events on HVD+ or HVD Connect a $1\mu F\text{-}10\mu F$ ceramic capacitor from IN to GND. |  |  |  |
| 12       | 12        | INT<br>(ATTACH)    | In I <sup>2</sup> C variants, functions as an active-low INT pin. In standalone variants, functions as active-low Attach. Connect a 100kΩ pullup resistor to IN.                                         |  |  |  |
| 13       | 13        | SYNC               | Switching frequency Input/Output for synchronization with other supplies. See <u>Applications Information</u> section.                                                                                   |  |  |  |

## **Pin Description (continued)**

| PIN      |           |                  | FUNCTION                                                                                                                                                                                                                                                                     |  |
|----------|-----------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| MAX20461 | MAX20461A | NAME             | FUNCTION                                                                                                                                                                                                                                                                     |  |
| 14       | 14        | FAULT            | Active-low, open-drain, fault indicator output. Connect a $100k\Omega$ pullup resistor to the IN pin.                                                                                                                                                                        |  |
| 15       | 15        | SCL<br>(CONFIG3) | In I $^2$ C variants, this serves as the I $^2$ C SCL Pin. In standalone variants, this serves as CONFIG3 pin. See <u>Table 10</u> .                                                                                                                                         |  |
| 16       | 16        | SDA<br>(CONFIG2) | In the I <sup>2</sup> C variants, this serves as the I <sup>2</sup> C SDA Pin. In standalone variants, this serves as CONFIG2 pin. See <u>Table 10</u> .                                                                                                                     |  |
| 17       | 17        | BCMODE           | This pin selects between the two modes of data switch operation. The modes are defined in the <u>Data Switch Mode Truth Table</u> .                                                                                                                                          |  |
| 18       | 18        | ENBUCK           | DC-DC Enable Input. Drive high/low to enable/disable the buck converter.                                                                                                                                                                                                     |  |
| 19       | 19        | BST              | High-Side Driver Supply. Connect a 0.1µF capacitor from BST to LX.                                                                                                                                                                                                           |  |
| 20, 21   | 20, 21    | LX               | Inductor connection. Connect an inductor from LX to the DC-DC converter output (SENSP).                                                                                                                                                                                      |  |
| 22, 23   | 22, 23    | PGND             | Power Ground.                                                                                                                                                                                                                                                                |  |
| 24       | 24        | CONFIG1          | Configuration. Connect a resistor to GND to set default configuration. See <u>Table 8</u> and <u>Table 9</u> .                                                                                                                                                               |  |
| 25       | 25        | HVEN             | Active-high system enable pin. HVEN is battery-voltage tolerant.                                                                                                                                                                                                             |  |
| 26, 27   | 26, 27    | SUPSW            | Internal High-Side Switch Supply Input. V <sub>SUPSW</sub> provides power to the internal switch and LDO. Connect a 10µF ceramic capacitor in parallel with a 47µF electrolytic capacitor from SUPSW to PGND. See the <u>DC-DC Input Capacitor</u> section.                  |  |
| 28       | 28        | VBMON            | USB VBUS monitor.                                                                                                                                                                                                                                                            |  |
| 29       | 29        | SENSP            | DC-DC converter feedback input and current-sense amplifier positive input. DC-DC bulk capacitance placed here. Connect to positive terminal of current-sense resistor (R <sub>SENSE</sub> ) and the main output of the converter. Used for internal voltage regulation loop. |  |
| 30       | 30        | SENSN            | Current-sense amplifier negative input. Connect to negative terminal of current-sense resistor (R <sub>SENSE</sub> ).                                                                                                                                                        |  |
| 31       | 31        | G_DMOS           | Gate drive output. Optionally connect to the gate of an external N-channel FET, otherwise terminate with 10pF.                                                                                                                                                               |  |
| 32       | 32        | BIAS             | 5V linear regulator output. Connect a 2.2μF ceramic capacitor from BIAS to GND. BIAS powers the internal circuitry.                                                                                                                                                          |  |
| EP       | EP        | EP               | Exposed pad. Connect EP to multiple GND planes with 3 x 3 via grid (minimum).                                                                                                                                                                                                |  |

## **Functional Diagrams**

### On-Channel -3dB Bandwidth and Crosstalk



### **On-Capacitance**



## DCDC\_ON Reset Behavior and Timing Diagram



## **ADC Timing Diagram**



### **ATTACH Logic Diagram**



### Cable Attach-Detach and SENSN Discharge Timing Diagram



### **Detailed Block Diagram**





### **Detailed Description**

The MAX20461 combines a 5V/3A automotive-grade step-down converter, a USB host charger emulator, and USB protection switches. The device variants offer options for both standalone/GPIO and I<sup>2</sup>C configuration and control. This device family is designed for high-power USB ports in automotive radio, navigation, connectivity, USB hub, and dedicated charging applications.

The MAX20461 features high-voltage, high-ESD, 1GHz bandwidth data switches. MAX20461 protects up to 18V and includes internal ESD protection circuitry.

The data switches of all device variants protect the sensitive 3.3V pins of the USB transceiver and support USB Low-Speed (1.5Mbps), Full-Speed (12Mbps) and Hi-Speed (480Mbps) communication modes. The internal host charger port-detection circuitry offers automatic sensing and conformance to multiple standards, including USB Type-C 3.0A/1.5A/0.5A and USB-IF BC1.2 CDP/SDP modes. All variants enable USB-IF OTG, Apple CarPlay, and Android Auto conformance, while retaining industry-leading protection features and automotive-grade robustness.

The high-efficiency step-down DC-DC converter operates with an input voltage up to 28V, and is protected from load dump transients up to 40V. The DC-DC converter can be programmed from 310kHz to 2.2MHz switching frequency, or synced to 248kHz to 2.2MHz switching frequency. The converter can deliver 3A of continuous current at 125°C.

The MAX20461 features a high-side current-sense amplifier and a programmable feedback-adjustment circuit that provides automatic USB voltage adjustment to compensate for voltage drops in captive cables associated with automotive applications. The precision current sense allows for an accurate DC output current limit that minimizes the solution component size and cost.

### **USB Type-C**

USB Type-C introduces a new connector, cable, and detection mechanism while maintaining backwards compatibility with the existing USB ecosystem. The small-form-factor Type-C connector is reversible and bidirectional, which eliminates the Type A/Type B distinction. To maintain the USB host/device relationship, Type-C requires a configuration channel (CC). The CC pins are used to advertise and detect current capabilities and for the host to detect the cable orientation, which is required for USB3 and active cables.

A Type-C implementation supports, but does not require, USB Power Delivery, BC1.2, and USB3. For backwards compatibility, a USB3 implementation also requires an independent USB 2.0 channel. It is also advisable to implement BC1.2 detection, in addition to CC detection, on HVDP/HVDM. This ensures the highest possible charge current when a legacy adapter is used. Table 1 shows the precedence of power negotiation as mandated by USB-IF. See USB Type-C 2.0 for details.

The MAX20461 provides an integrated Type-C 5V solution tailored to the automotive market. The device integrates all control and power circuitry necessary to maintain a 5V/3A downstream facing port (DFP) at the end of a captive-cable. It also provides BC1.2 charge detection, USB 2.0 data protection, and support for USB3 cable orientation detection and  $V_{CONN}$  power.

**Table 1. Charge Detection Precedence** 

| PRECEDENCE | MODE OF OPER              | RATION  | NOMINAL VOLTAGE | MAXIMUM CURRENT |
|------------|---------------------------|---------|-----------------|-----------------|
|            | USB Type-C @ 3A Advertise | ement   | 5V              | 3A              |
| Highest    | USB Type-C @ 1.5A Advert  | isement | 5V              | 1.5A            |
| ↓          | USB BC1.2                 |         | 5V              | ≤ 1.5A          |
| Lowest     | Default USB Power         | USB 3.1 | 5V              | 900 mA          |
|            | Delault USB POWel         | USB 2.0 | 5V              | 500 mA          |

### **Configuration Channel (CC1 and CC2)**

The CC pins utilize combinations of pullups and pulldowns to detect Type-C device attachment, advertise the current capabilities of the source, and detect the type and orientation of the cable and the device. There are three possible pullup resistors (R<sub>P</sub>) that represent the three source current capabilities: 0.5A, 1.5A, and 3A. There are also two possible device pulldown resistors (R<sub>A</sub> and R<sub>D</sub>) to provide device and cable information to the host. Figure 1 shows how these are used

for Type-C detection on the CC pins. This configuration allows for simultaneous advertisement and detection. The Type-C specification also allows for dynamic  $R_P$  changes without any resets. Table 2, Table 3 and Cable Attach-Detach and SENSN Discharge Timing Diagram detail how the MAX20461 responds to the various combinations or  $R_A$  and  $R_D$ .

**Table 2. CC Pulldown Response** 

| CC1            | CC2            | TYPE-C STATUS                       | MAX20461 ACTION TAKEN |        |           |        |              |  |
|----------------|----------------|-------------------------------------|-----------------------|--------|-----------|--------|--------------|--|
| CCI            | 002            | TTPE-C STATUS                       | VBUS                  | VCONN  | CC_ATTACH | CC_POL | CC_PIN_STATE |  |
| Open           | Open           | Nothing attached                    | Off                   | Off    | 0         | 0      | 0b00         |  |
| R <sub>D</sub> | Open           | Sink attached                       | On                    | Off    | 1         | 1      | 0b01         |  |
| Open           | R <sub>D</sub> | Sink attached                       | On                    | Off    | 1         | 0      | 0b10         |  |
| Open           | R <sub>A</sub> | Powered cable without Sink attached | Off                   | Off    | 0         | 0      | 0b00         |  |
| R <sub>A</sub> | Open           | Powered cable without Sink attached | Off                   | Off    | 0         | 0      | 0b00         |  |
| $R_D$          | R <sub>A</sub> | Powered cable with Sink attached    | On                    | On CC2 | 1         | 1      | 0b01         |  |
| R <sub>A</sub> | R <sub>D</sub> | Powered cable with Sink attached    | On                    | On CC1 | 1         | 0      | 0b10         |  |
| R <sub>D</sub> | R <sub>D</sub> | Debug Accessory attached            | Off                   | Off    | 0         | 0      | 0b00         |  |
| R <sub>A</sub> | R <sub>A</sub> | Audio Adapter Accessory attached    | Off                   | Off    | 0         | 0      | 0b00         |  |

Table 3. CC Pulldown Response (MAX20461A)

| CC1            | CC2            | TYPE-C STATUS                       | MAX20461A ACTION TAKEN |           |        |              |  |  |
|----------------|----------------|-------------------------------------|------------------------|-----------|--------|--------------|--|--|
| CC1            | 662            | TTPE-C STATUS                       | VBUS                   | CC_ATTACH | CC_POL | CC_PIN_STATE |  |  |
| Open           | Open           | Nothing attached                    | Off                    | 0         | 0      | 0b00         |  |  |
| $R_D$          | Open           | Sink attached                       | On                     | 1         | 1      | 0b01         |  |  |
| Open           | R <sub>D</sub> | Sink attached                       | On                     | 1         | 0      | 0b10         |  |  |
| Open           | R <sub>A</sub> | Powered cable without Sink attached | Off                    | 0         | 0      | 0b00         |  |  |
| R <sub>A</sub> | Open           | Powered cable without Sink attached | Off                    | 0         | 0      | 0b00         |  |  |
| $R_D$          | R <sub>A</sub> | Powered cable with Sink attached    | On                     | 1         | 1      | 0b01         |  |  |
| R <sub>A</sub> | R <sub>D</sub> | Powered Cable With Sink attached    | On                     | 1         | 0      | 0b10         |  |  |
| R <sub>D</sub> | R <sub>D</sub> | Debug Accessory attached            | Off                    | 0         | 0      | 0b00         |  |  |
| R <sub>A</sub> | R <sub>A</sub> | Audio Adapter Accessory attached    | Off                    | 0         | 0      | 0b00         |  |  |



Figure 1. Type-C Pullup Model

### **CC Polarity Output Pin (CC\_POL)**

The MAX20461 features an open-drain, active-low CC polarity output. The pin will assert low when  $R_D$  is detected on CC2. See <u>Table 2</u>.

### V<sub>CONN</sub> (MAX20461 Only)

While there are two CC pins that must be monitored on the host receptacle, there is only one CC wire running through the Type-C cable. This allows orientation to be determined, and leaves the second CC pin available for other uses. The Type-C specification allows the unused CC pin to operate as  $V_{CONN}$ , which is a low power source intended to power active cables that can include authentication ICs or superspeed muxes.

The MAX20461 includes complete support for  $V_{CONN}$  power control and protection. When a power source within the acceptable operating voltage is connected to the  $V_{CONN}$  pin, MAX20461 can connect the voltage source to the appropriate CC pin. Back-to-back  $V_{CONN}$  FETs provide overvoltage and overcurrent protection to the  $V_{CONN}$  source in addition to controlling the application of  $V_{CONN}$  per the Type-C specification.

Table 4. Type-C Source V<sub>CONN</sub> Requirements

|       | PORT FEATURES  |     | V DECUIDEMENTS                 |
|-------|----------------|-----|--------------------------------|
| D+/D- | SSTX/SSRX, VPD | >3A | V <sub>CONN</sub> REQUIREMENTS |
| No    | No             | No  | Not required                   |
| Yes   | No             | No  | Not required                   |
| Yes   | Yes            | No  | 1W, 3V-5.5V                    |



Figure 2. USB Type-C Block Diagram

### **V<sub>BUS</sub>**

Type-C includes new requirements for  $V_{BUS}$ , even when operating exclusively in 5V mode. When no device is attached to the CC pins, the host must switch the  $V_{BUS}$  source off so that near zero volts is present at the receptacle pin. To achieve this, the MAX20461 disables the external FET gate drive and turns off the buck converter when in a detached state, reducing quiescent current. The MAX20461 integrates control and discharge circuits to ensure all Type-C timing requirements are met. Throughout this document, the term  $V_{BUS}$  is used loosely to refer to voltage at SENSP, SENSN or VBMON. When more precision is required, the specific pin name is referenced.

### External FET Gate Drive (G\_DMOS Pin)

The MAX20461 includes a gate drive for an optional external FET that can be used to isolate the bulk capacitance when  $V_{BUS}$  is not being sourced. If used, connect the G\_DMOS pin to the gate of the external FET. If not used, terminate G\_DMOS with a 10pF capacitor. G\_DMOS activates prior to soft-start, and turns off after discharge. If  $V_{BUS}$  short-to-battery is required, the FET should be appropriately rated. The external DMOS device must be a 20V  $V_{GS}$  type. The charge pump generates at least 7V.

### **Legacy Devices**

The Type-C specification ensures interoperability with Type-A and Type-B devices by defining requirements for legacy adapters. As a DFP, relevant adapters connect from the Type-C receptacle to either a Type-B plug or to a Type-A receptacle, which can then be used with any legacy Type-A cable. A compliant legacy adapter of this type must include an R<sub>D</sub> termination inside the adapter. In this case, the MAX20461 detects a Type-C attachment whenever the adapter is connected, regardless of whether a portable device is connected. The portable device sees the DFP as a BC1.2 port (when configured as such).

### Power-Up and Enabling

### System Enable (HVEN)

HVEN is used as the main enable to the device and initiates system start-up and configuration. If HVEN is at a logic-low level, SUPSW power consumption is reduced and the device enters a standby, low quiescent current level. HVEN is compatible with inputs from 3.3V logic up to automotive battery. After a system reset (e.g., HVEN toggle, BIAS UV), the I<sup>2</sup>C variant asserts the INT pin to indicate that the IC has not been configured. The buck converter is forced off until the CONFIGURED bit of SETUP\_4 is written to a 1. This ensures that a portable device cannot attach before the IC registers are correctly set for the application.

#### DC-DC Enable (ENBUCK)

The buck regulator on the MAX20461 is controlled by the ENBUCK pin for standalone variants, and by both the ENBUCK pin and the I<sup>2</sup>C interface for I<sup>2</sup>C variants. DCDC\_ON, the logical AND of ENBUCK and EN\_DCDC, determines if the buck converter can be enabled by the Type-C control logic. On standalone variants, EN\_DCDC is always high and only ENBUCK can be used to enable the buck converter. On I<sup>2</sup>C variants, setting ENBUCK low overrides an I<sup>2</sup>C EN\_DCDC enable command, which allows compatibility with USB hub controllers. For a typical USB hub application, connect ENBUCK to the enable output of the USB hub controller. This allows the USB hub controller to enable and disable the USB power port using software commands. ENBUCK can be directly connected to the BIAS or IN pin for applications that do not require GPIO control of the DC-DC converter enable.

### 3.3V Input (IN)

IN is used to clamp the D+ and D- pins during an ESD or overvoltage event on the HVD+ and HVD- pins. This clamping protects the downstream USB transceiver. The presence of these clamping diodes requires that IN remain set to 3.3V at all times for USB communication to occur. The IN pin features an overvoltage lockout that disables the data switches if IN is above  $V_{IN\_OVLO}$ . Bypass IN with a 1µF ceramic capacitor, place it close to the IN pin, and connect it to the same 3.3V supply that is shared with the multimedia processor or hub transceiver.

### **Linear Regulator Output (BIAS)**

BIAS is the output of a 5V linear regulator that powers the internal logic and control circuitry for the device. BIAS is internally powered from SUPSW or SENSP and automatically powers up when HVEN is high and SUPSW voltage

exceeds  $V_{UV\_SUPSW}$ . The BIAS output contains an undervoltage lockout that keeps the internal circuitry disabled when BIAS is below  $V_{UV\_BIAS}$ . The linear regulator automatically powers down when HVEN is low, and a low shutdown current mode is entered. Bypass BIAS to GND with a 2.2 $\mu$ F ceramic capacitor.

### **Power-On Sequencing**

HVEN, ENBUCK and IN do not have a power-up sequence requirement by design. However, the desired system behavior should be considered for the state of these pins at startup. The D+ and D- pins are clamped to IN, therefore IN should be set to 3.3V before any USB communication is required. It is recommended that IN is set to 3.3V before HVEN is set high. ENBUCK acts as the master disable for the DC-DC converter. If ENBUCK is low when HVEN is set high, all variants keep the buck converter in the disabled state until ENBUCK is set high.

### Step-Down DC-DC Regulator

### **Step-Down Regulator**

The MAX20461 features a current-mode, step-down converter with integrated high-side and low-side MOSFETs. The low-side MOSFET enables fixed-frequency, forced-PWM operation under light loads. The DC-DC regulator features a cycle-by-cycle current limit and intelligent transition from skip mode to forced-PWM mode that makes the device ideal for automotive applications.

### Wide Input Voltage Range

The device is specified for a wide 4.5V to 28V input voltage range. SUPSW provides power to the internal BIAS linear regulator and internal power switch. Certain conditions such as cold cranking can cause the voltage at the output to drop below the programmed output voltage. Under such conditions, the device operates in a high duty-cycle mode to facilitate minimum dropout from input to output.

### **Maximum Duty-Cycle Operation**

The MAX20461 has a maximum duty cycle of 98% (typ). The IC monitors the off-time (time for which the low-side FET is on) in both PWM and skip modes for every switching cycle. Once the off-time of 150ns (typ) is detected continuously for 7.5µs, the low-side FET is forced on for 60ns (typ) every 7.5µs. The input voltage at which the device enters dropout changes depending on the input voltage, output voltage, switching frequency, load current, and design efficiency. The input voltage at which the devices enter dropout can be approximated as:

$$V_{SUPSW} = \frac{V_{OUT} + \left(I_{LOAD} \times R_{ONH}\right)}{0.98}$$

Note: The equation above does not take into account the efficiency and switching frequency but will provide a good first-order approximation. Use the  $R_{ONH}$  (max) in the <u>Electrical Characteristics</u> table.

### **Output Voltage (SENSP)**

The device features a precision internal feedback network that is connected to SENSP and that is used to set the output voltage of the DC-DC converter. The network nominally sets the average DC-DC converter output voltage to the voltage that corresponds to the V<sub>OUT</sub> configuration register, with a default value of 5.15V.

### Soft-Start

When the DC-DC converter is enabled, the regulator soft-starts by gradually ramping up the output voltage from 0V to 5.15V over approximately 8ms. This soft-start feature reduces inrush current during startup. Soft-start is guaranteed into compliant USB loads (see the <u>USB Loads</u> section).

#### **Reset Behavior**

The MAX20461 implements a discharge function on SENSN any time that the DC-DC regulator is disabled for any reason. When the discharge function is activated, current (I<sub>SENSN\_DIS</sub>) is drained through a current-limited FET, and a reset timer is also started. This timer prevents the DC-DC regulator from starting up again until the timer has expired. This allows for easy compatibility with USB specifications and removes the need for long discharge algorithms to be implemented in system software. See the relevant *Functional Diagrams* and *Figure 2* for reset timer details.

#### **Reset Criteria**

The MAX20461 DC-DC converter automatically resets for all undervoltage, overvoltage, overcurrent and overtemperature fault conditions. See <u>Table 12</u> for details. The fault retry timer is configurable in the SETUP\_3 register. This timer is activated after a fault condition is removed and prevents the buck converter from switching on until the timer expires.

Another internal retry timer is enabled after DCDC\_ON is set low or a Type-C detach event. DCDC\_ON toggle causes buck shutdown and prevent the buck from switching on until t<sub>BUCKOFF\_CD</sub> expires. A Type-C detach event will cause buck shutdown and prevent the buck from switching on until t<sub>BUCKOFF\_DET</sub> expires.

### **Switching Frequency Configuration**

The DC-DC switching frequency can be referenced to an internal oscillator or from an external clock signal on the SYNC pin. The internal oscillator frequency is set by the FSW[2:0] bits of the SETUP\_1 register, which has a POR value corresponding to 2.2MHz. The internal oscillator can be programmed via I<sup>2</sup>C to eight discrete values from 310kHz to 2.2MHz. For standalone variants, FSW configuration value is loaded from the CONFIG1 pin at startup with four discrete values from 310kHz to 2.2MHz available.

### **Switching Frequency Synchronization (SYNC Pin)**

When the SYNC pin is configured to operate as an output, skip mode operation is disallowed, and the internal oscillator drives the SYNC pin. This allows other devices to synchronize with the MAX20461 180 degrees out of phase for EMI reduction.

When SYNC is configured as an input, the SYNC pin becomes a logic-level input that can be used for both operating-mode selection and frequency control. Connecting SYNC to GND or an external clock enables fixed-frequency, forced-PWM mode. Connecting SYNC to a logic-high signal allows intelligent skip-mode operation (Type-A mode, i.e. CC\_ENB = 1) or FPWM mode (default Type-C mode, i.e. CC\_ENB = 0). The device can be externally synchronized to frequencies within ±20% of the programmed internal oscillator frequency.

### **Forced-PWM Operation**

In forced-PWM mode, the device maintains fixed-frequency PWM operation over all load conditions, including no-load conditions.

### **Intelligent Skip-Mode Operation and Attach Detection**

When the SYNC pin is configured as an input and CC\_ENB = 1 (via I<sup>2</sup>C only), but neither a clocked signal nor a logic-low level exists on the SYNC pin, the MAX20461 operates in skip mode at very light load/no load conditions. Intelligent device attach detection is used to determine when a device is attached to the USB port. The device intelligently exits skip mode and enters forced-PWM mode when a device is attached and remains in forced-PWM mode as long as the attach signal persists. This minimizes the EMI concerns caused by automotive captive USB cables and poorly shielded consumer USB cables. The device attach event is also signaled by the ATTACH pin (standalone variants) or ATTACH bits (I<sup>2</sup>C variants). The criteria for device attach detection and intelligent skip-mode operation are shown in Table 5. Note that when operating in Type-C mode, the buck only switches on when a Type-C device is attached. This means skip mode cannot be entered if CC ENB = 0.

Table 5. DC-DC Converter Intelligent Skip Mode Truth Table

|        |             |                  |                                   | _                       |                                   |                                            |
|--------|-------------|------------------|-----------------------------------|-------------------------|-----------------------------------|--------------------------------------------|
| CC_ENB | SYNC<br>PIN | SYNC_<br>DIR BIT | DATA SWITCH CHARGE DETECTION MODE | CDP ATTACH<br>DETECTION | CURRENT SENSE<br>ATTACH DETECTION | DC-DC CONVERTER OPERATION                  |
| 0      | х           | х                | х                                 | x                       | x                                 | Forced-PWM Mode:<br>Type-C Device Attached |
| 1      | х           | 1                | х                                 | х                       | х                                 | Forced-PWM Mode:<br>Continuous             |
| 1      | 0           | 0                | x                                 | х                       | x                                 | Forced-PWM Mode:<br>Continuous             |
| 1      | Clocked     | 0                | х                                 | х                       | х                                 | Forced-PWM Mode:<br>Continuous             |

Table 5. DC-DC Converter Intelligent Skip Mode Truth Table (continued)

| CC_ENB | SYNC<br>PIN | SYNC_<br>DIR BIT | DATA SWITCH CHARGE DETECTION MODE  | CDP ATTACH DETECTION | CURRENT SENSE<br>ATTACH DETECTION | DC-DC CONVERTER OPERATION                    |
|--------|-------------|------------------|------------------------------------|----------------------|-----------------------------------|----------------------------------------------|
| 1      | 1           | 0                | High-Speed Pass Thru<br>(SDP) Mode | x 0                  |                                   | Intelligent Skip Mode: No<br>Device Attached |
| 1      | 1           | 0                | High-Speed Pass Thru<br>(SDP) Mode | x                    | 1                                 | Forced-PWM Mode:<br>Device Attached          |
| 1      | 1           | 0                | BC1.2 Auto CDP Mode                | 0                    | 0                                 | Intelligent Skip Mode: No<br>Device Attached |
| 1      | 1           | 0                | BC1.2 Auto CDP Mode                | 1                    | x                                 | Forced-PWM Mode:<br>Device Attached          |
| 1      | 1           | 0                | BC1.2 Auto CDP Mode                | х                    | 1                                 | Forced-PWM Mode:<br>Device Attached          |

### **Spread-Spectrum Option**

Spread-spectrum operation is offered to improve the EMI performance of the MAX20461. Spread-spectrum operation is enabled by the SS\_EN bit of the SETUP\_0 register, which is preloaded on startup from the CONFIG1 pin for both standalone and I<sup>2</sup>C variants. The internal operating frequency modulates the switching frequency by up to ±3.4% relative to the internally generated operating frequency. This results in a total spread-spectrum range of 6.8%. Spread-spectrum mode is only active when operating from the internal oscillator. Spread-spectrum clock dithering is not possible when operating from an external clock.

#### **Current Limit**

The MAX20461 limits the USB load current using both a fixed internal peak current threshold of the DC-DC converter, as well as a user-programmable external DC load current-sense amplifier threshold. This allows the current limit to be adjusted between 300mA to 3A depending on the application requirements, while protecting the system in the event of a fault. Upon exceeding either the DC-DC peak or user-programmable current thresholds, the high-side FET is immediately switched off and current-limit algorithms are initiated. When the external current limit lasts for longer than 16ms, the FAULT pin asserts and the VBUS\_ILIM bit of the IRQ\_1 register is set. Once the load current exceeds the programmed threshold, the DC-DC converter acts as a constant-current source. This may cause the output voltage to droop. The ILIM\_ITRIP bit of the SETUP\_2 register determines the output voltage droop required to initiate a DC-DC converter reset during VBUS\_ILIM. When ILIM\_ITRIP = 0, the USB current limit is detected for 16ms and the output voltage falls below VUV\_SENSN, the DC-DC converter resets. The DC-DC converter also resets if the internal LX peak current threshold is exceeded for four consecutive switching cycles and the output voltage droops to less than 2.0V.

In some cases, the designer may want to increase the load to 160%, refer to USB Output Current Limit for details.

### **Output Short-Circuit Protection**

The DC-DC converter output (SENSP, SENSN) is protected against both short-to-ground and short-to-battery conditions. If a short-to-ground or undervoltage condition is encountered, the DC-DC converter immediately resets, asserts the FAULT pin, flags the fault in the IRQ\_1 register, and then reattempts soft-start after the reset delay. This pattern repeats until the short circuit has been removed.

If a short-to-battery is encountered ( $V_{SENSN} > V_{OV\_SENSN}$ ), the buck converter shuts down, G\_DMOS is disabled, the FAULT pin is asserted, and the fault is flagged in the IRQ\_1 register. The buck converter stays shut down until the fault condition resolves and the 2s timer expires.

#### **Thermal Overload Protection**

Thermal overload protection limits the total power dissipated by the device. A thermal-protection circuit monitors the die temperature. If the die temperature exceeds +165°C, the device shuts down, so it can cool. Once the device has cooled by 10°C, the device is enabled again. This results in a pulsed output during continuous thermal overload conditions, protecting the device during fault conditions. For continuous operation, do not exceed the absolute maximum junction temperature of +150°C. See the Thermal Considerations section for more information.

#### **Pre-Thermal Overload Warning**

The MAX20461 I<sup>2</sup>C variant features a thermal overload warning flag which sets the THM\_WARN bit of the IRQ\_2 register when the die temperature crosses +140°C. This allows a system software implementation of thermal foldback or load shedding algorithms to prevent a thermal overload condition.

#### **Automatic Thermal Foldback**

All MAX20461 variants implement a thermal foldback feature which, when enabled, reduces the Type-C current advertised on the CC pins by R<sub>P</sub>. When THM\_WARN = 1, the R<sub>P</sub> current advertisement reduces to the setting immediately below what is set in CC\_CUR\_SRC[1:0]. When the die temperature drops below the thermal warning threshold, R<sub>P</sub> returns to its original setting based on CC\_SRC\_CUR[1:0].

Note that Type-C allows for dynamic  $R_P$  changes in the Attached.SRC state without reinitializing detection. The MAX20461 thermal foldback does not: force BUS to reset, change the BC1.2 mode, or reduce the USB current limit. Alternative thermal foldback algorithms are available and can be performed in system software. Contact Maxim Applications for support.

### **USB Current Limit and Output Voltage Adjustment**

### **Current-Sense Amplifier (SENSP, SENSN)**

MAX20461 features an internal USB load current-sense amplifier to monitor the DC load current delivered to the USB port. The  $V_{SENSE}$  voltage ( $V_{SENSP}$  -  $V_{SENSN}$ ) is used internally to provide precision DC current-limit and voltage-compensation functionality. A 33m $\Omega$  sense resistor ( $R_{SENSE}$ ) should be placed between SENSP and SENSN.

In some cases, the designer may want to increase the load to 160%, refer to USB Output Current Limit for details.

### **USB DC Current Limit Configuration**

The MAX20461 allows configuration of the precision DC current limit by the ILIM[2:0] bits of the SETUP\_2 register. I<sup>2</sup>C configuration enables selection of eight discrete DC current limit values. See SETUP\_2 for current limit configuration values.

Standalone variants of the device allow selection of a subset of the eight available current limit options by reading the CONFIG3 resistor. See <u>Table 10</u> and the <u>Applications Information</u> section for more information.

In some cases, the designer may want to increase the load to 160%, refer to <u>USB Output Current Limit</u> for details.

### **Voltage Feedback Adjustment Configuration**

The MAX20461 compensates voltage drop for up to  $474m\Omega$  of USB cable in typical USB charging applications.  $I^2C$  variants of the device allow this configuration by the GAIN[4:0] bits of the SETUP\_1 register. See GAIN[4:0] for voltage gain configuration. Standalone variants of the device allow configuration by the CONFIG2 resistor, which sets GAIN[3:0], and the CONFIG3 resistor, which sets GAIN[4]. See the SETUP\_1 register map and the <u>Applications Information</u> section for more information.

In some cases, the designer may want to increase the load to 160%, refer to USB Output Current Limit for details.

#### Remote Sense Feedback Adjustment

The remote-sense feature (available by custom order only) provides another option to adjust the output voltage by sensing the ground node on the USB port at the far-end of the captive cable; either with the cable shield or with an additional sensing wire. This feature automatically senses the cable resistance and adjusts the voltage compensation without changing the GAIN[4:0] setting.

The user needs to compensate the voltage drop because of the sense resistor, the load line behavior of the buck, and any difference between the  $V_{BUS}$  and GND conductors. See <u>Figure 3</u> and contact the factory for support and how to order.



Figure 3. Remote Cable-Sense Diagram

### **High Voltage Modes Configuration**

I<sup>2</sup>C variants of the MAX20461 allow high output voltage mode configurations for flexible use in higher power charging applications, and for load-dump protected battery pass-through output to automotive modules. Contact factory for support.

### **USB Protection Switches and BC1.2 Host Charger Emulation**

### **USB Protection Switches**

MAX20461 provides automotive-grade ESD and short-circuit protection for the low-voltage USB data lines of high-integration multimedia processors. HVDP/HVDM protection consists of ESD and OVP (overvoltage protection) for 1.5Mbps, 12Mbps, and 480Mbps USB transceiver applications. This is accomplished with a very low-capacitance FET in series with the D+ and D- data path.

The MAX20461 does not require an external ESD array, and protects the HVD+ and HVD- pins to  $\pm 15$ kV Air-Gap/ $\pm 8$ kV Contact Discharge with the 150pF/330 $\Omega$  IEC 61000-4-2 model and the 330pF/330 $\Omega$  model, as well as protecting up to  $\pm 25$ kV Air-Gap/ $\pm 8$ kV Contact Discharge with the 330pF/2k $\Omega$  ISO 10605 model. The MAX20461 provides robust, automotive-grade protection while maintaining a 1GHz -3dB insertion loss. This ensures optimum eye diagram at the end of a captive cable.

The HVD+ and HVD- short-circuit protection features include protection for a short to the USB +5V BUS and a short to the +18V car battery. These protection features prevent damage to the low-voltage USB transceiver when shorts occur in the vehicle harness or customer USB connector/cable. Short-to-GND protection is provided by the upstream USB transceiver.

#### **USB Host Charger Emulator**

The USB protection switches integrate the latest USB-IF Battery Charging Specification Revision 1.2 CDP and SDP circuitry.

**Table 6. Data Switch Mode Truth Table (I<sup>2</sup>C Variants)** 

| PART NUMBER    |      |    | DEVICE | INPUTS |        | SA                                              | SB | DATA SWITCH MODE |  |
|----------------|------|----|--------|--------|--------|-------------------------------------------------|----|------------------|--|
| PART NUMBER    | HVEN | IN | CD[1]  | CD[0]  | BCMODE | 34                                              | 5  | DATA SWITCH MODE |  |
| MAX20461ATJA.  | 0    | Х  | Х      | Х      | Х      | 0                                               | 0  | Off              |  |
| MAX20461AATJA, | 1    | 0  | Х      | Х      | 1      | Invalid Mode (IN = 3.3V required for all modes) |    |                  |  |
| MAX20461AATJM  | 1    | 0  | 0      | Х      | 0      | Invalid Mode (IN = 3.3V required for all modes) |    |                  |  |

### Table 6. Data Switch Mode Truth Table (I<sup>2</sup>C Variants) (continued)

| 1 | 1 | 0 | 0 | 0 | 1                | 0                | Hi-Speed Pass-Through (SDP) |
|---|---|---|---|---|------------------|------------------|-----------------------------|
| 1 | 1 | 0 | 1 | 0 | On if<br>CDP = 0 | On if<br>CDP = 1 | BC1.2 Auto-CDP (CDP)        |
| 1 | 1 | Х | Х | 1 | On if<br>CDP = 0 | On if<br>CDP = 1 | BC1.2 Auto-CDP (CDP)        |

### **Table 7. Data Switch Mode Truth Table (Standalone Variants)**

| PART NUMBER                     | DEVICE INPUTS |    |        | SA                                              | SB               | DATA SWITCH MODE            |  |
|---------------------------------|---------------|----|--------|-------------------------------------------------|------------------|-----------------------------|--|
| PART NUMBER                     | HVEN          | IN | BCMODE | 3A                                              | Э Б              | DATA SWITCH MODE            |  |
|                                 | 0             | Х  | X      | 0                                               | 0                | Off                         |  |
| MAX20461ATJD,                   | 1             | 0  | X      | Invalid Mode (IN = 3.3V required for all modes) |                  |                             |  |
| MAX20461AATJD,<br>MAX20461AATJP | 1             | 1  | 0      | 1                                               | 0                | Hi-Speed Pass-Through (SDP) |  |
| WAXZU40TAATJP                   | 1             | 1  | 1      | On if CDP = 0                                   | On if<br>CDP = 1 | BC1.2 Auto-CDP (CDP)        |  |



Figure 4. Data Switch and Charge-Detection Block Diagram

#### **USB On-The-Go and Dual-Role Applications**

The MAX20461 is fully compatible with USB on-the-go (OTG) and dual-role applications. A negotiated role swap (HNP or Apple CarPlay) requires no software interaction with the IC. When there is no negotiation before the SOC enters peripheral mode, the MAX20461 must be in Hi-Speed pass-through (SDP mode) before and during the role swap. All variants default to SDP mode on startup if the BCMODE pin is logic-low. This configuration allows a role swap immediately on startup without microcontroller interaction.

### I<sup>2</sup>C, Control, and Diagnostics

#### I<sup>2</sup>C Configuration (CONFIG1 and I<sup>2</sup>C)

The MAX20461 I<sup>2</sup>C variants allow basic device configuration through a resistor placed to GND on the CONFIG1 pin. The configuration parameters correlating to the chosen resistor are pre-loaded into their respective I<sup>2</sup>C registers on startup when HVEN is toggled high. After startup, the user is free to change the affected I<sup>2</sup>C registers as desired.

For I<sup>2</sup>C variants, CONFIG1 sets the startup value of the DC-DC spread-spectrum enable bit SS EN and the SYNC

direction control bit SYNC\_DIR. CONFIG1 also sets the LSBs of the  $I^2C$  slave address. The configuration table for the  $I^2C$  variant CONFIG table is shown in <u>Table 8</u>.

Table 8. CONFIG1 Pin Table (I<sup>2</sup>C Version)

| RESISTANCE (Ω, typ)              | STEP | SS_EN   | SYNC_DIR | I <sup>2</sup> C_ADDR LSBs |
|----------------------------------|------|---------|----------|----------------------------|
| Short to GND                     | 0    | 1 (ON)  | 1 (IN)   | 00                         |
| 619                              | 1    | 1 (ON)  | 1 (IN)   | 01                         |
| 976                              | 2    | 1 (ON)  | 1 (IN)   | 10                         |
| 1370                             | 3    | 1 (ON)  | 1 (IN)   | 11                         |
| 1820                             | 4    | 1 (ON)  | 0 (OUT)  | 00                         |
| 2370                             | 5    | 1 (ON)  | 0 (OUT)  | 01                         |
| 3090                             | 6    | 1 (ON)  | 0 (OUT)  | 10                         |
| 3920                             | 7    | 1 (ON)  | 0 (OUT)  | 11                         |
| 4990                             | 8    | 0 (OFF) | 1 (IN)   | 00                         |
| 6340                             | 9    | 0 (OFF) | 1 (IN)   | 01                         |
| 8250                             | 10   | 0 (OFF) | 1 (IN)   | 10                         |
| 11000                            | 11   | 0 (OFF) | 1 (IN)   | 11                         |
| 15400                            | 12   | 0 (OFF) | 0 (OUT)  | 00                         |
| 23700                            | 13   | 0 (OFF) | 0 (OUT)  | 01                         |
| 44200                            | 14   | 0 (OFF) | 0 (OUT)  | 10                         |
| Short to BIAS<br>(or R > 71.5kΩ) | 15   | 0 (OFF) | 0 (OUT)  | 11                         |

#### **Standalone Configuration (CONFIG1–CONFIG3)**

The MAX20461 standalone variants allow full device configuration from three resistors placed among the three CONFIG pins and GND. For standalone variants, SDA and SCL serve as CONFIG2 and CONFIG3, respectively.

CONFIG1 sets the internal oscillator switching frequency, SYNC pin direction, and DC-DC spread spectrum mode. CONFIG2 sets the 4 LSBs of the voltage adjustment gain (GAIN[3:0]). CONFIG3 sets the USB DC current limit, type-C current advertisement, automatic thermal foldback, and MSB of voltage adjustment gain (GAIN[4]). See tables below for standalone variant CONFIG options. See the <u>Applications Information</u> section for setting selection and <u>Ordering Information</u> for variant part number information.

In some cases, the designer may want to increase the load to 160%, refer to USB Output Current Limit for details.

Table 9. CONFIG1 Pin Table (Standalone Variants)

| RESISTANCE (Ω, typ) | STEP | SS_EN | SYNC_DIR | FSW (kHz) |
|---------------------|------|-------|----------|-----------|
| Short to GND        | 0    | ON    | IN       | 2200      |
| 619                 | 1    | ON    | IN       | 488       |
| 976                 | 2    | ON    | IN       | 350       |
| 1370                | 3    | ON    | IN       | 310       |
| 1820                | 4    | ON    | OUT      | 2200      |
| 2370                | 5    | ON    | OUT      | 488       |
| 3090                | 6    | ON    | OUT      | 350       |
| 3920                | 7    | ON    | OUT      | 310       |
| 4990                | 8    | OFF   | IN       | 2200      |
| 6340                | 9    | OFF   | IN       | 488       |
| 8250                | 10   | OFF   | IN       | 350       |

**Table 9. CONFIG1 Pin Table (Standalone Variants) (continued)** 

| RESISTANCE (Ω, typ)              | STEP | SS_EN | SYNC_DIR | FSW (kHz) |
|----------------------------------|------|-------|----------|-----------|
| 11000                            | 11   | OFF   | IN       | 310       |
| 15400                            | 12   | OFF   | OUT      | 2200      |
| 23700                            | 13   | OFF   | OUT      | 488       |
| 44200                            | 14   | OFF   | OUT      | 350       |
| Short to BIAS<br>(or R > 71.5kΩ) | 15   | OFF   | OUT      | 310       |

Table 10. CONFIG2 and CONFIG3 Pin Table (Standalone Variants)

|                                  |      | CONFIG2   | CONFIG3      |         |                               |                               |  |  |
|----------------------------------|------|-----------|--------------|---------|-------------------------------|-------------------------------|--|--|
| RESISTANCE (Ω, typ)              | STEP | GAIN[3:0] | THM_FLDBK_EN | GAIN[4] | CURRENT LIMIT<br>ILIM_SET (A) | TYPE-C MODE<br>CC_SRC_CUR (A) |  |  |
| Short to GND                     | 0    | 0b0000    | ON           | 0       | 0.55                          | 0.5                           |  |  |
| 619                              | 1    | 0b0001    | ON           | 0       | 1.62                          | 1.5                           |  |  |
| 976                              | 2    | 0b0010    | ON           | 0       | 2.60                          | 1.5                           |  |  |
| 1370                             | 3    | 0b0011    | ON           | 0       | 3.04                          | 3.0                           |  |  |
| 1820                             | 4    | 0b0100    | ON           | 1       | 0.55                          | 0.5                           |  |  |
| 2370                             | 5    | 0b0101    | ON           | 1       | 1.62                          | 1.5                           |  |  |
| 3090                             | 6    | 0b0110    | ON           | 1       | 2.60                          | 1.5                           |  |  |
| 3920                             | 7    | 0b0111    | ON           | 1       | 3.04                          | 3.0                           |  |  |
| 4990                             | 8    | 0b1000    | OFF          | 0       | 0.55                          | 0.5                           |  |  |
| 6340                             | 9    | 0b1001    | OFF          | 0       | 1.62                          | 1.5                           |  |  |
| 8250                             | 10   | 0b1010    | OFF          | 0       | 2.60                          | 1.5                           |  |  |
| 11000                            | 11   | 0b1011    | OFF          | 0       | 3.04                          | 3.0                           |  |  |
| 15400                            | 12   | 0b1100    | OFF          | 1       | 0.55                          | 0.5                           |  |  |
| 23700                            | 13   | 0b1101    | OFF          | 1       | 1.62                          | 1.5                           |  |  |
| 44200                            | 14   | 0b1110    | OFF          | 1       | 2.60                          | 1.5                           |  |  |
| Short to BIAS<br>(or R > 71.5kΩ) | 15   | 0b1111    | OFF          | 1       | 3.04                          | 3.0                           |  |  |

#### I<sup>2</sup>C Diagnostics and Event Handling

The  $I^2C$ -based diagnostic functionality is independent of the  $\overline{FAULT}$  pin. Setting the IRQMASK bit for a specific fault condition does not mask the  $\overline{FAULT}$  pin for the respective fault. IRQMASK register functionality affects only the behavior of the  $\overline{INT}$  pin. This allows the  $\overline{FAULT}$  pin to be tied to over-current fault input of a hub controller or SoC, while the  $I^2C$  interface is simultaneously used by the system software for advanced diagnostic functionality.

#### Interrupt and Attach Output (INT(ATTACH))

The MAX20461  $\overline{\text{INT}}(\overline{\text{ATTACH}})$  pin functions as an interrupt  $(\overline{\text{INT}})$  for I<sup>2</sup>C variants. The  $\overline{\text{INT}}$  pin asserts an interrupt based on the configuration of the IRQ\_MASK\_0, IRQ\_MASK\_1, and IRQ\_MASK\_2 registers. Interrupt configuration allows the  $\overline{\text{INT}}$  pin to assert any of the featured fault detection, as well as on device attachment, and USB voltage/current ADC conversion completion. The  $\overline{\text{INT}}$  pin only asserts while a masked IRQ bit is asserted, which means its behavior is also dependent on the AUTOCLR bit.

Standalone variants of the MAX20461 feature an open-drain, active-low,  $\overline{\text{ATTACH}}$  output that serves as the attach detection pin. For standalone variants, the  $\overline{\text{ATTACH}}$  pin can be used for GPIO input to a microprocessor, or to drive an LED for attach/charge indication.

The INT(ATTACH) assertion logic is shown in ATTACH Logic Diagram.

#### I<sup>2</sup>C Output Voltage and Current Measurement

The MAX20461 I<sup>2</sup>C variant allows measurement of the instantaneous SENSN voltage, DC output current, and die temperature using an integrated ADC. To initiate a measurement, set the ADC\_REQ bit of the ADC\_REQUEST register. The ADC\_REQ bit is cleared by the IC once the measurement is complete and the ADC samples are available. Additionally, the ADC\_DONE bit of the IRQ\_0 register will be set when the sample is available. ADC\_DONE can be masked to assert an interrupt when the sample is ready.

The sampled measurements can be read from the ADC\_USBV, ADC\_USBI, and ADC\_TEMP registers. The new sample persists in the register until another sample request is initiated by setting the ADC\_REQ bit.

All measurements provide 8 bits of resolution. The measured SENSN voltage has a range of 0V to 19.8V. Convert the sample to a voltage as follows

$$V_{SENSN} = \frac{19.8V}{255} \cdot ADC_USBV \text{ (Volts)}.$$

The measured SENSE voltage has a range from 0 to 128.5mV. Convert the sample to a current as follows

$$I_{LOAD} = \frac{128.5mV}{255} \cdot \frac{\text{ADC\_USBI}}{R_{SENSE}} \text{ (Amps)}.$$

The measured die temp has a range from -40°C to 170°C and a temperature resolution of 3.5°C. Convert the sample to a die temperature by  $T_{.J}$  = 3.5°C · ADC\_TEMP - 270 (°C).

#### I<sup>2</sup>C Interface

The MAX20461 features an I<sup>2</sup>C, 2-wire serial interface consisting of a serial-data line (SDA) and a serial clock line (SCL). SDA and SCL facilitate communication between the MAX20461 and the master at clock rates up to 400kHz. The master, typically a microcontroller, generates SCL and initiates data transfer on the bus. Figure 5 shows the 2-wire interface timing diagram.

A master device communicates to the MAX20461 by transmitting the proper address followed by the data word. Each transmit sequence is framed by a START (S) or REPEATED START (Sr) condition and a STOP (P) condition. Each word transmitted over the bus is 8 bits long and is always followed by an acknowledge clock pulse. The MAX20461 SDA line operates as both an input and an open-drain output. A pullup resistor greater than  $500\Omega$  is required on the SDA bus.

The MAX20461 SCL line operates as an input only. A pullup resistor greater than  $500\Omega$  is required on SCL if there are multiple masters on the bus, or if the master in a single-master system has an open-drain SCL output. Series resistors in line with SDA and SCL are optional. The SCL and SDA inputs suppress noise spikes to assure proper device operation even on a noisy bus.



Figure 5. I<sup>2</sup>C Timing Diagram

#### **Bit Transfer**

One data bit is transferred during each SCL cycle. The data on SDA must remain stable during the high period of the

SCL pulse. Changes in SDA while SCL is high are considered control signals (see the STOP and START Conditions section). SDA and SCL idle high when the I<sup>2</sup>C bus is not busy.

#### **STOP and START Conditions**

A master device initiates communication by issuing a START condition. A START condition is a high-to-low transition on SDA with SCL high. A STOP condition is a low-to-high transition on SDA while SCL is high (Figure 6). A START (S) condition from the master signals the beginning of a transmission to the MAX20461. The master terminates transmission, and frees the bus, by issuing a STOP (P) condition. The bus remains active if a REPEATED START (Sr) condition is generated instead of a STOP condition.



Figure 6. START, STOP and REPEATED START Conditions

#### **Early STOP Condition**

The MAX20461 recognizes a STOP condition at any point during data transmission, unless the STOP condition occurs in the same high pulse as a START condition.

#### **Clock Stretching**

In general the clock signal generation for the  $I^2C$  bus is the responsibility of the master device. The  $I^2C$  specification allows slow slave devices to alter the clock signal by holding down the clock line. The process in which a slave device holds down the clock line is typically called clock stretching. The MAX20461 does not use any form of clock stretching to hold down the clock line.

#### I<sup>2</sup>C General Call Address

The MAX20461 does not implement the I<sup>2</sup>C specifications general call address. If the MAX20461 sees the general call address (0b0000 0000), it does not issue an acknowledge.

#### I<sup>2</sup>C Slave Addressing

Once the device is enabled, the I<sup>2</sup>C slave address is set by the CONFIG1 pin.

The address is defined as the 7 most significant bits (MSBs) followed by the  $R/\overline{W}$  bit. Set the  $R/\overline{W}$  bit to 1 to configure the device to read mode. Set the  $R/\overline{W}$  bit to 0 to configure the device to write mode. The address is the first byte of information sent to the device after the START condition.

| Table 11 1  | <sup>2</sup> C Slave Addresses |
|-------------|--------------------------------|
| Table II. I | C Diave Addiesses              |

| CONFIG1 CODE | A6 | A5 | A4 | А3 | A2 | A1 | A0 | 7-BIT ADDRESS | WRITE | READ |
|--------------|----|----|----|----|----|----|----|---------------|-------|------|
| 0b00         | 0  | 1  | 1  | 0  | 0  | 0  | 0  | 0x30          | 0x60  | 0x61 |
| 0b01         | 0  | 1  | 1  | 0  | 0  | 0  | 1  | 0x31          | 0x62  | 0x63 |
| 0b10         | 0  | 1  | 1  | 0  | 0  | 1  | 0  | 0x32          | 0x64  | 0x65 |
| 0b11         | 0  | 1  | 1  | 0  | 0  | 1  | 1  | 0x33          | 0x66  | 0x67 |

#### **Acknowledge**

The acknowledge bit (ACK) is a clocked 9th bit that the device uses to handshake receipt each byte of data (<u>Figure 7</u>). The device pulls down SDA during the master generated 9th clock pulse. The SDA line must remain stable and low during the high period of the acknowledge clock pulse. Monitoring ACK allows for detection of unsuccessful data transfers. An unsuccessful data transfer occurs if a receiving device is busy or if a system fault has occurred. In the event

of an unsuccessful data transfer, the bus master can reattempt communication.



Figure 7. Acknowledge Condition

#### **Write Data Format**

A write to the device includes transmission of a START condition, the slave address with the write bit set to 0, one byte of data to a register address, one byte of data to the command register, and a STOP condition. <u>Figure 8</u> illustrates the proper format for one frame.

#### **Read Data Format**

A read from the device includes transmission of a START condition, the slave address with the write bit set to 0, one byte of data from a register address, restart condition, the slave address with read bit set to 1, one byte of data to the command register, and a STOP condition. Figure 8 illustrates the proper format for one frame.



Figure 8. Data Format of I<sup>2</sup>C Interface

#### **Fault Detection and Diagnostics**

#### **Fault Detection**

The MAX20461 features advanced device protection features with automatic fault handing and recovery. <u>Table 12</u> summarizes the conditions that generate a fault, and the actions taken by the device. For all variants, the <u>FAULT</u> output remains asserted as long as a fault condition persists.

For I<sup>2</sup>C variants, the IRQ registers provide detailed information on the source of the fault condition, and the IRQMASK registers allow selection of the criteria for assertion of the I<sup>2</sup>C Interrupt pin, INT. The IRQ register bits clear when read. However, the IRQ bits that represent a present fault condition continue to reassert after they are cleared, so long as the fault condition persists. If the IRQMASK registers are configured to assert INT for a present fault, the INT pin deasserts when the IRQ register that asserted the interrupt is read. The INT pin subsequently reasserts if the fault condition persists.

#### Fault Output Pin (FAULT)

The MAX20461 features an open-drain, active-low FAULT output. The MAX20461 is designed to eliminate false FAULT reporting by using an internal deglitch and fault blanking timer. This ensures FAULT is not incorrectly asserted during normal operation such as starting into high-capacitance loads. The FAULT pin can be tied directly to the over-current

fault input of a hub controller or SoC.

**Table 12. Fault Conditions** 

| Table 12. Fault Conditions                                               |                                              |                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |
|--------------------------------------------------------------------------|----------------------------------------------|--------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| EVENT                                                                    | IRQ REGISTER<br>BITS (I <sup>2</sup> C ONLY) | DEBOUNCE<br>PRIOR TO<br>ACTION | ACTION TAKEN                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |
| Thermal<br>Shutdown                                                      | THM_SHD                                      | Immediate                      | Assert FAULT pin and associated IRQ bit, shut down DC-DC converter, open data switches, and disable R <sub>P</sub> . When fault resolves and RETRY_TMR expires, release FAULT pin, enable R <sub>P</sub> and the DC-DC converter.                                                                                                                                                                                                                                   |  |  |  |
| Thermal<br>Warning/<br>Foldback                                          | THM_WARN                                     | 20 ms                          | Assert associated IRQ bit and reduce Type-C R <sub>P</sub> by one step. When fault resolves and RETRY_TMR expires, reset Type-C to CC_SRC_CUR.                                                                                                                                                                                                                                                                                                                      |  |  |  |
| IN<br>Overvoltage                                                        | IN_OV                                        | Immediate                      | Assert FAULT pin and associated IRQ bit, shut down DC-DC converter, open data switches, disable R <sub>P</sub> , and reset BC1.2. When fault resolves and RETRY_TMR expires, release FAULT pin, close data switches, enable R <sub>P</sub> and the DC-DC converter.                                                                                                                                                                                                 |  |  |  |
| HVDP/<br>HVDM<br>Overvoltage                                             | DATA_OV                                      | Immediate                      | Assert $\overline{FAULT}$ pin and associated IRQ bit, shut down DC-DC converter, open data switches, disable $R_P$ , and reset BC1.2. When fault resolves and RETRY_TMR expires, release $\overline{FAULT}$ pin, close data switches, enable $R_P$ and the DC-DC converter.                                                                                                                                                                                         |  |  |  |
| USB DC<br>Overcurrent                                                    | VBUS_ILIM                                    | 16 ms                          | Assert FAULT pin and associated IRQ bit after overcurrent condition persists for 16ms. When overcurrent resolves and RETRY_TMR expires, release FAULT pin.                                                                                                                                                                                                                                                                                                          |  |  |  |
| USB DC<br>Overcurrent<br>and SENSN<br>< 4.38V                            | VBUS_ILIM_UV                                 | 16 ms                          | ILIM_ITRIP = 0: Assert FAULT pin and associated IRQ bit, shut down DC-DC converter, and disable Rp after overcurrent and undervoltage condition persists for 16ms. Release FAULT pin, enable Rp and DC-DC converter once RETRY_TMR expires after shutdown.  I <sup>2</sup> C variant and ILIM_ITRIP = 1: Assert FAULT pin and associated IRQ bit after overcurrent condition persists for 16ms. When overcurrent resolves and RETRY_TMR expires, release FAULT pin. |  |  |  |
| SENSN <<br>4.38V                                                         | VBUS_UV                                      | 16 ms                          | Assert FAULT pin and associated IRQ bit after undervoltage condition persists for 16ms. When undervoltage resolves and RETRY_TMR expires, release FAULT pin.                                                                                                                                                                                                                                                                                                        |  |  |  |
| USB DC<br>Overcurrent<br>and SENSN<br>< 2V                               | VBUS_SHT_GND                                 | Immediate                      | Assert FAULT pin and associated IRQ bit, shut down DC-DC converter, open data switches, and disable Rp. Release FAULT pin, enable Rp and DC-DC converter once RETRY_TMR expires after shutdown.                                                                                                                                                                                                                                                                     |  |  |  |
| LX<br>Overcurrent<br>for 4<br>Consecutive<br>Cycles<br>and SENSN<br>< 2V | VBUS_SHT_GND                                 | Immediate                      | Assert FAULT pin and associated IRQ bit, shut down DC-DC converter, open data switches, and disable Rp. Release FAULT pin, enable Rp and DC-DC converter once RETRY_TMR expires after shutdown.                                                                                                                                                                                                                                                                     |  |  |  |
| SENSN<br>Overvoltage                                                     | VBUS_OV                                      | Immediate                      | Assert FAULT pin and associated IRQ bit, shut down DC-DC converter, open data switches, and disable R <sub>P</sub> . When fault resolves and RETRY_TMR expires, release FAULT pin, enable R <sub>P</sub> , DC-DC converter, and data switches.                                                                                                                                                                                                                      |  |  |  |
| V <sub>CONN</sub><br>Overcurrent                                         | VCONN_ILIM                                   | 1 ms                           | Assert FAULT pin and associated IRQ bit, open V <sub>CONN</sub> FET. After overcurrent no longer exists and RETRY_TMR expires, release FAULT pin. V <sub>CONN</sub> can only be re-enabled by passing through the unattached state.                                                                                                                                                                                                                                 |  |  |  |
| V <sub>BUS</sub> Pre-<br>on<br>Overvoltage                               | VBUS_PRE_OV                                  | 16 ms                          | Assert FAULT pin and associated IRQ bit after overvoltage condition persists for 16ms. After overvoltage no longer exists and RETRY_TMR has expired, release FAULT pin.                                                                                                                                                                                                                                                                                             |  |  |  |

### **Register Map**

#### **Summary Table**

| ADDRESS  | NAME             | MSB                              |                        |                         |                          |                          |                         |                         | LSB               |
|----------|------------------|----------------------------------|------------------------|-------------------------|--------------------------|--------------------------|-------------------------|-------------------------|-------------------|
| USER_CMD | S                |                                  |                        |                         |                          |                          |                         |                         |                   |
| 0x00     | SETUP_0[7:0]     | _                                | THM_FL<br>DBK_EN       | EN_DCD<br>C             |                          | VOUT[2:0]                |                         | SYNC_D<br>IR            | SS_EN             |
| 0x01     | SETUP_1[7:0]     |                                  | FSW[2:0]               |                         |                          |                          | GAIN[4:0]               |                         |                   |
| 0x02     | SETUP_2[7:0]     | _                                | _                      | _                       | ILIM_ITR<br>IP           | -                        |                         | ILIM[2:0]               |                   |
| 0x03     | SETUP_3[7:0]     | RETRY_                           | TMR[1:0]               | CD                      | [1:0]                    | CC_ENB                   | CC_VCO<br>NN_EN         | CC_SRC_                 | _CUR[1:0]         |
| 0x04     | SETUP_4[7:0]     | -                                | _                      | -                       | _                        | _                        | -                       | -                       | CONFIG<br>URED    |
| 0x05     | ADC_REQUEST[7:0] | _                                | -                      | -                       | -                        | _                        | -                       | -                       | ADC_RE<br>Q       |
| 0x06     | CC_REQUEST[7:0]  | _                                | _                      | _                       | _                        | _                        | _                       | CC_FOR<br>CE_ERR        | CC_SRC<br>_RST    |
| 0x07     | IRQ_MASK_0[7:0]  | IRQ_AU<br>TOCLR                  | _                      | EN_CC_<br>STATE_<br>EV  | EN_CC_<br>ATTACH<br>_IRQ | EN_BC_<br>ATTACH<br>_IRQ | EN_CC_<br>ATTACH<br>_EV | EN_BC_<br>ATTACH<br>_EV | EN_ADC<br>_DONE   |
| 0x08     | IRQ_MASK_1[7:0]  | _                                | EN_VBU<br>S_PRE_<br>OV | EN_VBU<br>S_ILIM_<br>UV | EN_VBU<br>S_ILIM         | EN_VBU<br>S_OV           | EN_VBU<br>S_UV          | EN_VBU<br>S_SHT_<br>GND | EN_THM<br>_SHD    |
| 0x09     | IRQ_MASK_2[7:0]  | _                                | _                      | EN_VBU<br>S_PREB<br>IAS | EN_VCO<br>NN_ERR         | EN_THM<br>_WARN          | EN_IN_<br>OV            | EN_DAT<br>A_OV          | EN_VCO<br>NN_ILIM |
| 0x0A     | IRQ_0[7:0]       | UNCON<br>FIGURE<br>D             | -                      | CC_STA<br>TE_EV         | CC_ATT<br>ACH_IR<br>Q    | BC_ATT<br>ACH_IR<br>Q    | CC_ATT<br>ACH_EV        | BC_ATT<br>ACH_EV        | ADC_DO<br>NE      |
| 0x0B     | IRQ_1[7:0]       | _                                | VBUS_P<br>RE_OV        | VBUS_IL<br>IM_UV        | VBUS_IL<br>IM            | VBUS_O<br>V              | VBUS_U<br>V             | VBUS_S<br>HT_GND        | THM_SH<br>D       |
| 0x0C     | IRQ_2[7:0]       | -                                | _                      | VBUS_P<br>REBIAS        | VCONN_<br>ERR            | THM_W<br>ARN             | IN_OV                   | DATA_O<br>V             | VCONN_<br>ILIM    |
| 0x0D     | STATUS_0[7:0]    | _                                | _                      | _                       | CC_ATT<br>ACH            | BC_ATT<br>ACH            | VBMON<br>_SAFE          | VCONN_<br>READY         | VBUS_S<br>TAT     |
| 0x0E     | STATUS_1[7:0]    | - CC_PIN_STATE[1:0 CC_STATE[3:0] |                        |                         |                          |                          |                         |                         |                   |
| 0x10     | ADC_0[7:0]       | ADC_USBI[7:0]                    |                        |                         |                          |                          |                         |                         |                   |
| 0x11     | ADC_1[7:0]       | ADC_USBV[7:0]                    |                        |                         |                          |                          |                         |                         |                   |
| 0x12     | ADC_2[7:0]       |                                  |                        |                         | ADC_TE                   | MP[7:0]                  |                         |                         |                   |

### **Register Details**

**SETUP\_0 (0x0)** 

| BIT            | 7 | 6                | 5           | 4     | 3           | 2 | 1           | 0           |
|----------------|---|------------------|-------------|-------|-------------|---|-------------|-------------|
| Field          | _ | THM_FLDB<br>K_EN | EN_DCDC     |       | VOUT[2:0]   |   | SYNC_DIR    | SS_EN       |
| Reset          | _ | 0b0              | 0b1         | 0b000 |             |   |             |             |
| Access<br>Type | _ | Write, Read      | Write, Read |       | Write, Read |   | Write, Read | Write, Read |

| BITFIELD         | BITS | DESCRIPTION                                                                      | DECODE                                                                                                                                           |
|------------------|------|----------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| THM_FLDBK<br>_EN | 6    | Lowers the Type-C advertised current capability when thermal warning is tripped. | 0 = Disable Thermal Foldback<br>1 = Enable Thermal Foldback                                                                                      |
| EN_DCDC          | 5    | DC/DC Converter Enable. Internally AND'ed with the ENBUCK pin.                   | 0 = Disable V <sub>BUS</sub> Buck Converter<br>1 = Enable V <sub>BUS</sub> Buck Converter                                                        |
| VOUT             | 4:2  | V <sub>BUS</sub> Output Level Selection                                          | 0b000 = 5V<br>0b001 = 9V<br>0b010 = 12V<br>0b011 = 15V<br>0b100 = 18V (protected battery pass-through)<br>0b101 = 5V<br>0b110 = 5V<br>0b111 = 5V |
| SYNC_DIR         | 1    | SYNC Pin Direction Selection Initial value set by CONFIG1 resistor.              | 0 = Output<br>1 = Input                                                                                                                          |
| SS_EN            | 0    | Spread Spectrum Enable Initial value set by CONFIG1 resistor.                    | 0 = Disable Spread Spectrum Function 1 = Enable Spread Spectrum Function                                                                         |

### **SETUP\_1 (0x1)**

| BIT            | 7 | 6           | 5 | 4           | 3 | 2 | 1 | 0 |  |
|----------------|---|-------------|---|-------------|---|---|---|---|--|
| Field          |   | FSW[2:0]    |   | GAIN[4:0]   |   |   |   |   |  |
| Reset          |   | 0b000       |   | 0b00000     |   |   |   |   |  |
| Access<br>Type |   | Write, Read |   | Write, Read |   |   |   |   |  |

| BITFIELD | BITS | DESCRIPTION                                      | DECODE                                                                                                                                                 |
|----------|------|--------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| FSW      | 7:5  | DC/DC Convertor Switching Frequency<br>Selection | 0b000 = 2200 kHz<br>0b001 = 1200 kHz<br>0b010 = 790 kHz<br>0b011 = 600 kHz<br>0b100 = 488 kHz<br>0b101 = 410 kHz<br>0b110 = 350 kHz<br>0b111 = 310 kHz |

| BITFIELD | BITS | DESCRIPTION                                                                                                                                                | DECODE                                                                                                                                                                                                                                                                                                                             |
|----------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GAIN     | 4:0  | The gain of the voltage correction applied to the buck converter output (based on DC load sensed by current sense amp). R <sub>SENSE</sub> = $33m\Omega$ . | 0: 0mΩ 1: 18mΩ 2: 36mΩ 3: 54mΩ 4: 72mΩ 5: 90mΩ 6: 108mΩ 7: 126mΩ 8: 144mΩ 9: 162mΩ 10: 180mΩ 11: 198mΩ 12: 216mΩ 13: 234mΩ 14: 252mΩ 15: 270mΩ 16: 288mΩ 17: 306mΩ 17: 306mΩ 18: 324mΩ 19: 342mΩ 20: 360mΩ 21: 378mΩ 22: 396mΩ 23: 414mΩ 24: 432mΩ 25: 450mΩ 26: 468mΩ 27: 486mΩ 27: 486mΩ 28: 504mΩ 29: 522mΩ 30: 540mΩ 31: 558mΩ |

#### **SETUP 2 (0x2)**

| BIT            | 7 | 6 | 5 | 4           | 3 | 2           | 1 | 0 |
|----------------|---|---|---|-------------|---|-------------|---|---|
| Field          | _ | - | _ | ILIM_ITRIP  | - | ILIM[2:0]   |   |   |
| Reset          | _ | _ | _ | 0b0         | _ | 0b111       |   |   |
| Access<br>Type | _ | - | _ | Write, Read | - | Write, Read |   |   |

| BITFIELD   | BITS | DESCRIPTION                                                                 | DECODE                                                                                                                                                                   |
|------------|------|-----------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ILIM_ITRIP | 4    | Determines the buck's retry behavior under USB DC current limit conditions. | 0 = VBUS_ILIM_UV fault enabled.<br>1 = VBUS_ILIM_UV fault disabled.                                                                                                      |
| ILIM       | 2:0  | USB DC Current-Limit Threshold, $R_{SENSE} = 33m\Omega$ .                   | USB DC Current-Limit Threshold (min in Amps)<br>0b000 = 0.3<br>0b001 = 0.55<br>0b010 = 0.8<br>0b011 = 1.05<br>0b100 = 1.62<br>0b101 = 2.1<br>0b110 = 2.6<br>0b111 = 3.04 |

#### **SETUP\_3 (0x3)**

| BIT            | 7              | 6 | 5       | 4    | 3           | 2               | 1                   | 0  |
|----------------|----------------|---|---------|------|-------------|-----------------|---------------------|----|
| Field          | RETRY_TMR[1:0] |   | CD[1:0] |      | CC_ENB      | CC_VCON<br>N_EN | CC_SRC_CUR[1:0]     |    |
| Reset          | 0b00           |   |         |      | 0b0         | 0b1             | 0b                  | 01 |
| Access<br>Type | Write, Read    |   | Write,  | Read | Write, Read | Write, Read     | e, Read Write, Read |    |

| BITFIELD        | BITS | DESCRIPTION                                                                                                                                     | DECODE                                                                                    |  |
|-----------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|--|
| RETRY_TM<br>R   | 7:6  | Determines the length of the RETRY timer after a fault condition.                                                                               | 0b00 = 2.0s<br>0b01= 1.0s<br>0b10 = 0.5s<br>0b11= 16ms                                    |  |
| CD              | 5:4  | BC1.2 Charge Detection Configuration Selection.  This register is pre-loaded based on the part number variant and the status of the BCMODE pin. | 0b00 = High Speed Pass Through (SDP) 0b01 = Auto-CDP 0b10 = Reserved 0b11 = Reserved      |  |
| CC_ENB          | 3    | Disable Type-C Detection                                                                                                                        | 0 = Enable<br>1 = Disable                                                                 |  |
| CC_VCONN<br>_EN | 2    | MAX20461A: Not Used  MAX20461: Enable V <sub>CONN</sub> pass-through                                                                            | 0 = Disable V <sub>CONN</sub> pass-through.<br>1 = Enable V <sub>CONN</sub> pass-through. |  |
| CC_SRC_C<br>UR  | 1:0  | Type-C DFP source pullup current advertisement (R <sub>P</sub> )                                                                                | 00 = 0.5A<br>01 = 1.5A<br>10 = 3.0A<br>11 = 0.5A                                          |  |

#### **SETUP\_4 (0x4)**

| BIT            | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0              |
|----------------|---|---|---|---|---|---|---|----------------|
| Field          | _ | _ | _ | _ | _ | _ | _ | CONFIGUR<br>ED |
| Reset          | _ | - | _ | _ | _ | - | - | 0b0            |
| Access<br>Type | _ | _ | _ | _ | _ | _ | _ | Write, Read    |

| BITFIELD       | BITS | DESCRIPTION                                                                                                                                                                                                                       | DECODE                                                                                    |
|----------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|
| CONFIGURE<br>D | 0    | I <sup>2</sup> C configuration complete indicator  Upon power-up, the buck converter is prevented from turning on until this bit is written to a one, indicating the part is fully configured for its intended mode of operation. | 0 = I <sup>2</sup> C Configuration Pending<br>1 = I <sup>2</sup> C Configuration Complete |

#### ADC\_REQUEST (0x5)

| BIT            | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0           |
|----------------|---|---|---|---|---|---|---|-------------|
| Field          | _ | - | _ | _ | - | _ | _ | ADC_REQ     |
| Reset          | _ | - | - | _ | - | - | - | 0b0         |
| Access<br>Type | _ | _ | _ | _ | _ | _ | _ | Write, Read |

| BITFIELD | BITS | DESCRIPTION                                                                                                                                                                                                                                                     | DECODE                                                  |
|----------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|
| ADC_REQ  | 0    | ADC V/I Sample Request  When a one is written, ADC V/I sampling is initiated. This bit is cleared once the requested sampling is complete and the ADC results are updated. The status of the ADC conversion (data ready) can be monitored in the IRQ0 register. | 0 = No ADC Sample Requested<br>1 = ADC Sample Requested |

#### CC\_REQUEST (0x6)

| BIT            | 7 | 6 | 5 | 4 | 3 | 2 | 1                | 0              |
|----------------|---|---|---|---|---|---|------------------|----------------|
| Field          | _ | _ | _ | _ | _ | _ | CC_FORCE<br>_ERR | CC_SRC_R<br>ST |
| Reset          | _ | _ | _ | _ | - | _ | 0b0              | 0b0            |
| Access<br>Type | _ | _ | _ | _ | - | _ | Write, Read      | Write, Read    |

| BITFIELD         | BITS | DESCRIPTION                                                                                                                                                                                                        | DECODE                                                                                   |
|------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|
|                  |      | Type-C Force Error Request                                                                                                                                                                                         |                                                                                          |
| CC_FORCE_<br>ERR | 1    | This is a request bit (write-only). Forces the Type-C state machine to go through error recovery. This bit will always read back zero.                                                                             | 0 = No change to current operating state. 1 = Force transition to error recovery state.  |
| CC_SRC_RS<br>T   | 0    | Type-C Force Source Reset Request  This is a request bit (write-only). The Type-C state machine will be forced back to the UnAttached.SRC state, restarting Type-C detection. This bit will always read back zero. | 0 = No change to current operating state<br>1 = Force transition to UnAttached.SRC state |

#### IRQ\_MASK\_0 (0x7)

A Read-Write register that configures which of the conditions in the IRQ\_0 register will assert an Interrupt. See the IRQ\_0 register for condition descriptions.

| BIT            | 7               | 6 | 5                  | 4                    | 3                    | 2                   | 1                   | 0               |
|----------------|-----------------|---|--------------------|----------------------|----------------------|---------------------|---------------------|-----------------|
| Field          | IRQ_AUTO<br>CLR | ı | EN_CC_ST<br>ATE_EV | EN_CC_AT<br>TACH_IRQ | EN_BC_AT<br>TACH_IRQ | EN_CC_AT<br>TACH_EV | EN_BC_AT<br>TACH_EV | EN_ADC_D<br>ONE |
| Reset          | 0b0             | _ | 0b0                | 0b0                  | 0b0                  | 0b0                 | 0b0                 | 0b0             |
| Access<br>Type | Write, Read     | _ | Write, Read        | Write, Read          | Write, Read          | Write, Read         | Write, Read         | Write, Read     |

| BITFIELD             | BITS | DESCRIPTION                           | DECODE                                                                                                                                        |
|----------------------|------|---------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| IRQ_AUTOC<br>LR      | 7    | IRQ Auto Clear                        | 0 = IRQ register flags are latched on until read.<br>1 = IRQ register flags are automatically cleared<br>when the error condition is removed. |
| EN_CC_STA<br>TE_EV   | 5    | CC_STATE Interrupt Enable             | 0 = Not included in Interrupt<br>1 = Included in Interrupt                                                                                    |
| EN_CC_ATT<br>ACH_IRQ | 4    | Type-C ATTACH STATUS Interrupt Enable | 0 = Not included in Interrupt<br>1 = Included in Interrupt                                                                                    |
| EN_BC_ATT<br>ACH_IRQ | 3    | BC1.2 ATTACH STATUS Interrupt Enable  | 0 = Not included in Interrupt<br>1 = Included in Interrupt                                                                                    |

| BITFIELD            | BITS | DESCRIPTION                          | DECODE                                                     |
|---------------------|------|--------------------------------------|------------------------------------------------------------|
| EN_CC_ATT<br>ACH_EV | 2    | Type-C ATTACH EVENT Interrupt Enable | 0 = Not included in Interrupt<br>1 = Included in Interrupt |
| EN_BC_ATT<br>ACH_EV | 1    | BC1.2 ATTACH EVENT Interrupt Enable  | 0 = Not included in Interrupt<br>1 = Included in Interrupt |
| EN_ADC_D<br>ONE     | 0    | ADC_DONE Interrupt Enable            | 0 = Not included in Interrupt<br>1 = Included in Interrupt |

#### **IRQ MASK 1 (0x8)**

A Read-Write register that configures which of the conditions in the IRQ\_1 register will assert an Interrupt. See the IRQ\_1 register for condition descriptions.

| BIT            | 7 | 6                  | 5                   | 4                | 3              | 2              | 1                   | 0              |
|----------------|---|--------------------|---------------------|------------------|----------------|----------------|---------------------|----------------|
| Field          | _ | EN_VBUS_<br>PRE_OV | EN_VBUS_I<br>LIM_UV | EN_VBUS_I<br>LIM | EN_VBUS_<br>OV | EN_VBUS_<br>UV | EN_VBUS_<br>SHT_GND | EN_THM_S<br>HD |
| Reset          | _ | 0x0                | 0b0                 | 0b0              | 0b0            | 0b0            | 0b0                 | 0b0            |
| Access<br>Type | _ | Write, Read        | Write, Read         | Write, Read      | Write, Read    | Write, Read    | Write, Read         | Write, Read    |

| BITFIELD            | BITS | DESCRIPTION                   | DECODE                                                     |
|---------------------|------|-------------------------------|------------------------------------------------------------|
| EN_VBUS_P<br>RE_OV  | 6    | VBUS_PRE_OV Interrupt Enable  | 0 = Not included in Interrupt<br>1 = Included in Interrupt |
| EN_VBUS_IL<br>IM_UV | 5    | VBUS_ILIM_UV Interrupt Enable | 0 = Not included in Interrupt<br>1 = Included in Interrupt |
| EN_VBUS_IL<br>IM    | 4    | VBUS_ILIM Interrupt Enable    | 0 = Not included in Interrupt<br>1 = Included in Interrupt |
| EN_VBUS_O<br>V      | 3    | VBUS_OV Interrupt Enable      | 0 = Not included in Interrupt<br>1 = Included in Interrupt |
| EN_VBUS_U<br>V      | 2    | VBUS_UV Interrupt Enable      | 0 = Not included in Interrupt<br>1 = Included in Interrupt |
| EN_VBUS_S<br>HT_GND | 1    | VBUS_SHT_GND Interrupt Enable | 0 = Not included in Interrupt<br>1 = Included in Interrupt |
| EN_THM_SH<br>D      | 0    | THM_SHD Interrupt Enable      | 0 = Not included in Interrupt<br>1 = Included in Interrupt |

#### IRQ\_MASK\_2 (0x9)

A Read-Write register that configures which of the conditions in the IRQ\_2 register will assert an Interrupt. See the IRQ\_2 register for condition descriptions.

| BIT            | 7 | 6 | 5                   | 4                | 3               | 2           | 1              | 0                 |
|----------------|---|---|---------------------|------------------|-----------------|-------------|----------------|-------------------|
| Field          | _ | _ | EN_VBUS_<br>PREBIAS | EN_VCON<br>N_ERR | EN_THM_<br>WARN | EN_IN_OV    | EN_DATA_<br>OV | EN_VCON<br>N_ILIM |
| Reset          | _ | _ | 0b0                 | 0b0              | 0b0             | 0b0         | 0b0            | 0x0               |
| Access<br>Type | _ | _ | Write, Read         | Write, Read      | Write, Read     | Write, Read | Write, Read    | Write, Read       |

| BITFIELD            | BITS | DESCRIPTION                   | DECODE                                                     |
|---------------------|------|-------------------------------|------------------------------------------------------------|
| EN_VBUS_P<br>REBIAS | 5    | VBUS_PREBIAS Interrupt Enable | 0 = Not included in Interrupt<br>1 = Included in Interrupt |

| BITFIELD        | BITS     | DESCRIPTION                           | DECODE                                                     |
|-----------------|----------|---------------------------------------|------------------------------------------------------------|
| EN_VCONN        | 4        | MAX20461A: Not Used                   | 0 = Not included in Interrupt                              |
| _ERR            | <b>-</b> | MAX20461: VCONN_ERR Interrupt Enable  | 1 = Included in Interrupt                                  |
| EN_THM_W<br>ARN | 3        | THM_WARN Interrupt Enable             | 0 = Not included in Interrupt<br>1 = Included in Interrupt |
| EN_IN_OV        | 2        | IN_OV Interrupt Enable                | 0 = Not included in Interrupt<br>1 = Included in Interrupt |
| EN_DATA_O<br>V  | 1        | DATA_OV Interrupt Enable              | 0 = Not included in Interrupt<br>1 = Included in Interrupt |
| EN_VCONN        | 0        | MAX20461A: Not Used                   | 0 = Not included in Interrupt                              |
| _ILIM           | U        | MAX20461: VCONN_ILIM Interrupt Enable | 1 = Included in Interrupt                                  |

#### IRQ 0 (0xA)

A read only register that includes flags which indicate a number of operating conditions. These flags can assert an interrupt by setting the corresponding bit in the MASK register.

IRQ\_0 holds notifications of expected operations rather than error/fault conditions.

| BIT            | 7                  | 6 | 5                  | 4                  | 3                  | 2                  | 1                  | 0                  |
|----------------|--------------------|---|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|
| Field          | UNCONFIG<br>URED   | - | CC_STATE<br>_EV    | CC_ATTAC<br>H_IRQ  | BC_ATTAC<br>H_IRQ  | CC_ATTAC<br>H_EV   | BC_ATTAC<br>H_EV   | ADC_DON<br>E       |
| Reset          | 0b0                | _ | 0b0                | 0b0                | 0b0                | 0b0                | 0b0                | 0b0                |
| Access<br>Type | Read<br>Clears All | - | Read<br>Clears All |

| BITFIELD          | BITS | DESCRIPTION                                                                                                                                                                                 | DECODE                                                                                                                             |
|-------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|
| UNCONFIGU<br>RED  | 7    | I <sup>2</sup> C Unconfigured Indicator Bit                                                                                                                                                 | 0 = Device is fully configured (CONFIGURED written to 1) 1 = Device is not fully configured (CONFIGURED has not been written to 1) |
| CC_STATE_<br>EV   | 5    | Type-C State Change Indicator  Clear on Read. Not affected by IRQ_AUTOCLR.                                                                                                                  | 0 = No change in Type-C state since last read<br>1 = Type-C state has changed since last read                                      |
| CC_ATTACH<br>_IRQ | 4    | Type-C ATTACH Indicator  This bit indicates a Type-C device attach is observed via the CC Pins. Applies to Attached.SRC states. Further attach details can be read in the STATUS registers. | 0 = No Type-C device attached<br>1 = Type-C device attached                                                                        |
| BC_ATTACH<br>_IRQ | 3    | BC1.2 ATTACH Indicator  This bit indicates a BC1.2 device attach is observed via the HVDP/HVDM pins.                                                                                        | 0 = No device attached<br>1 = Device attached                                                                                      |

| BITFIELD         | BITS | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                       | DECODE                                                                                              |
|------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|
| CC_ATTACH<br>_EV | 2    | Type-C ATTACH Event Detected  This bit indicates a Type-C device attach was initiated and/or terminated as observed via the CC Pins. This bit differs from CC_ATTACH (which indicates the current Type-C attach status in real time) in that it is issued only when the status changes from unattached to attached or vice-versa.  Clear on Read. Not affected by IRQ_AUTOCLR.    | 0 = No attach or detach event detected since least read 1 = New attach and/or detach event detected |
| BC_ATTACH<br>_EV | 1    | BC1.2 ATTACH Event Detected  This bit indicates a BC1.2 device attach was initiated and/or terminated as observed via the HVDP/HVDM pins.This bit differs from BC_ATTACH (which indicates the current BC1.2 attach status in real time) in that it is issued only when the status changes from unattached to attached or vice-versa.  Clear on Read. Not affected by IRQ_AUTOCLR. | 0 = No attach or detach event detected since least read 1 = New attach and/or detach event detected |
| ADC_DONE         | 0    | ADC Meaurement Complete Indicator.<br>Clear on Read.                                                                                                                                                                                                                                                                                                                              | 0 = No new data available since least read<br>1 = New data available                                |

#### IRQ 1 (0xB)

A read only register that includes flags which indicate a number of error conditions. These flags can assert an interrupt by setting the corresponding bit in the MASK register.

| BIT            | 7 | 6                  | 5                  | 4                  | 3                  | 2                  | 1                  | 0                  |
|----------------|---|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|
| Field          | _ | VBUS_PRE<br>_OV    | VBUS_ILIM<br>_UV   | VBUS_ILIM          | VBUS_OV            | VBUS_UV            | VBUS_SHT<br>_GND   | THM_SHD            |
| Reset          | _ | 0b0                |
| Access<br>Type | _ | Read<br>Clears All |

| BITFIELD         | BITS | DESCRIPTION                                                                                                                                                                   | DECODE                             |
|------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|
| VBUS_PRE_<br>OV  | 6    | VBUS Pre-Overvoltage Fault Detected  Asserts if overvoltage exists on VBMON when Type-C is enabled and no Type-C device is attached.  Clear on Read if condition is resolved. | 0 = No event<br>1 = Event detected |
| VBUS_ILIM_<br>UV | 5    | V <sub>BUS</sub> Current Limit and SENSN UV Fault Detected Disabled when ILIM_ITRIP = 1. Clear on Read if condition is resolved.                                              | 0 = No event<br>1 = Event detected |
| VBUS_ILIM        | 4    | V <sub>BUS</sub> Current Limit Condition Detected  Disabled when ILIM_ITRIP = 0. Clear on Read if condition is resolved.                                                      | 0 = No event<br>1 = Event detected |

| BITFIELD         | BITS | DESCRIPTION                                                                                                                            | DECODE                             |
|------------------|------|----------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|
| VBUS_OV          | 3    | V <sub>BUS</sub> Overvoltage Fault Detected<br>Detected on SENSN pin. Clear on Read if<br>condition is resolved.                       | 0 = No event<br>1 = Event detected |
| VBUS_UV          | 2    | V <sub>BUS</sub> Under Voltage Fault Detected<br>Detected on SENSN pin. Clear on Read if<br>condition is resolved.                     | 0 = No event<br>1 = Event detected |
| VBUS_SHT_<br>GND | 1    | V <sub>BUS</sub> Short to Ground Fault Detected Detected on SENSN pin. Clear on Read if condition is resolved.                         | 0 = No event<br>1 = Event detected |
| THM_SHD          | 0    | Over Temperature Fault Detected<br>Asserts when the die temperature exceeds<br>165°C (typ). Clear on Read if condition is<br>resolved. | 0 = No event<br>1 = Event detected |

#### IRQ\_2 (0xC)

A read only register that includes flags which indicate a number of error conditions. These flags can assert an interrupt by setting the corresponding bit in the MASK register.

| BIT            | 7 | 6 | 5                  | 4                  | 3                  | 2                  | 1                  | 0                  |
|----------------|---|---|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|
| Field          | _ | _ | VBUS_PRE<br>BIAS   | VCONN_E<br>RR      | THM_WAR<br>N       | IN_OV              | DATA_OV            | VCONN_ILI<br>M     |
| Reset          | _ | _ | 0b0                | 0b0                | 0b0                | 0b0                | 0b0                | 0b0                |
| Access<br>Type | _ | _ | Read<br>Clears All |

| BITFIELD       | BITS | DESCRIPTION                                                                                                                                                                                                                                                                | DECODE                             |
|----------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|
| VBUS_PREB IAS  | 5    | V <sub>BUS</sub> Pre-Bias  Asserts if Type-C is enabled and VBMON > V <sub>SAFE0V</sub> when no Type-C device is attached.                                                                                                                                                 | 0 = No event<br>1 = Event detected |
| VCONN_ER<br>R  | 4    | MAX20461A: Not Used  MAX20461: V <sub>CONN</sub> input requested and the V <sub>CONN</sub> source is not within operating range.                                                                                                                                           | 0 = No event<br>1 = Event detected |
| THM_WARN       | 3    | Thermal Warning Condition Detected Asserts when the temperature has reached 140°C (typ). If thermal foldback is enabled, the Type-C current advertisement is lowered one step while this bit is asserted. Clear on Read if condition is resolved.                          | 0 = No event<br>1 = Event detected |
| IN_OV          | 2    | IN Pin Overvoltage Fault Detected Clear on Read if condition is resolved.                                                                                                                                                                                                  | 0 = No event<br>1 = Event detected |
| DATA_OV        | 1    | DATA Pin Overvoltage Fault Detected Clear on Read if condition is resolved.                                                                                                                                                                                                | 0 = No event<br>1 = Event detected |
| VCONN_ILI<br>M | 0    | MAX20461A: Not Used  MAX20461: V <sub>CONN</sub> Overcurrent Fault Detected The V <sub>CONN</sub> overcurrent monitor is only active when V <sub>CONN</sub> is being sourced to a CC pin. It is not active on the opposite CC pin. Clear on Read if condition is resolved. | 0 = No event<br>1 = Event detected |

#### STATUS\_0 (0xD)

A read only register that includes information on the current status of the IC.

| BIT            | 7 | 6 | 5 | 4             | 3             | 2              | 1               | 0             |
|----------------|---|---|---|---------------|---------------|----------------|-----------------|---------------|
| Field          | _ | _ | _ | CC_ATTAC<br>H | BC_ATTAC<br>H | VBMON_S<br>AFE | VCONN_R<br>EADY | VBUS_STA<br>T |
| Reset          | _ | _ | _ | 0b0           | 0b0           | 0b0            | 0b0             | 0b0           |
| Access<br>Type | _ | _ | _ | Read Only     | Read Only     | Read Only      | Read Only       | Read Only     |

| BITFIELD        | BITS | DESCRIPTION                                                                                                                                                                      | DECODE                                                                                                      |
|-----------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|
| CC_ATTACH       | 4    | Type-C ATTACH Status Indicator This bit indicates the current Type-C attach status via the CC pins. More details can be read in the STATUS_1 register.                           | 0 = No Type-C device currently attached<br>1 = Type-C device currently attached                             |
| BC_ATTACH       | 3    | BC1.2 ATTACH Status Indicator This bit indicates the current device attach status via the HVDP/HVDM pins. More details can be read in the STATUS_1 register.                     | 0 = No device currently attached<br>1 = Device currently attached                                           |
| VBMON_SA<br>FE  | 2    | VBMON (V <sub>BUS</sub> ) Safe Status Indicator<br>Determines if the DC-DC converter can be<br>turned on after a Type-C attach. Only<br>applicable with Type-C enabled.          | 0 = V <sub>BUS</sub> > V <sub>SAFE0V</sub><br>1 = V <sub>BUS</sub> < V <sub>SAFE0V</sub>                    |
| VCONN_RE<br>ADY | 1    | MAX20461A: Not Used  MAX20461: V <sub>CONN</sub> Detect Status Indicator Asserts when Type-C is enabled and a V <sub>CONN</sub> source is detected on the V <sub>CONN</sub> pin. | 0 = V <sub>CONN</sub> not observed<br>1 = V <sub>CONN</sub> > V <sub>VCONN_DET</sub>                        |
| VBUS_STAT       | 0    | Type-C V <sub>BUS</sub> Status Indicator                                                                                                                                         | 0 = V <sub>BUS</sub> not applied to receptacle<br>1 = V <sub>BUS</sub> applied to receptacle (Attached.SRC) |

#### STATUS\_1 (0xE)

A read only register that includes information on the current status of the IC.

| troud orny ro  | giotor triat ino | iddoo iiiioiiiid |          | on on the durion duties of the re. |   |               |        |   |  |  |
|----------------|------------------|------------------|----------|------------------------------------|---|---------------|--------|---|--|--|
| BIT            | 7                | 6                | 5        | 4                                  | 3 | 2             | 1      | 0 |  |  |
| Field          | _                | _                | CC_PIN_S | CC_PIN_STATE[1:0]                  |   | CC_STATE[3:0] |        |   |  |  |
| Reset          | _                | -                | 0b       | 0b00                               |   | 0b0000        |        |   |  |  |
| Access<br>Type | _                | _                | Read     | l Only                             |   | Read          | l Only |   |  |  |

| BITFIELD         | BITS | DESCRIPTION                                | DECODE                                                                                                                                                          |
|------------------|------|--------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CC_PIN_ST<br>ATE | 5:4  | Type-C Active CC Pin/Orientation Indicator | 0b00 = No Attach<br>0b01 = R <sub>D</sub> detected on CC1<br>0b10 = R <sub>D</sub> detected on CC2<br>0b11 = Not used                                           |
| CC_STATE         | 3:0  | Type-C Functional Status/State Indicator   | 0b0000 = Disabled<br>0b0010 = ErrorRecovery<br>0b0011 = Unattached.SRC<br>0b0110 = AttachWait.SRC<br>0b1000 = Attached.SRC (CC1)<br>0b1100 = Attached.SRC (CC2) |

#### ADC\_0 (0x10)

| BIT            | 7 | 6             | 5 | 4    | 3    | 2 | 1 | 0 |  |  |
|----------------|---|---------------|---|------|------|---|---|---|--|--|
| Field          |   | ADC_USBI[7:0] |   |      |      |   |   |   |  |  |
| Reset          |   | 0x00          |   |      |      |   |   |   |  |  |
| Access<br>Type |   |               |   | Read | Only |   |   |   |  |  |

| BITFIELD | BITS | DESCRIPTION                             | DECODE                                                                      |
|----------|------|-----------------------------------------|-----------------------------------------------------------------------------|
| ADC_USBI | 7:0  | USB Load Current ADC Measurement Result | I <sub>LOAD</sub> = ((128.5mV/255) * ADC_USBI)/R <sub>SENSE</sub> (amperes) |

### ADC\_1 (0x11)

| BIT            | 7 | 6             | 5 | 4    | 3    | 2 | 1 | 0 |  |  |
|----------------|---|---------------|---|------|------|---|---|---|--|--|
| Field          |   | ADC_USBV[7:0] |   |      |      |   |   |   |  |  |
| Reset          |   | 0x00          |   |      |      |   |   |   |  |  |
| Access<br>Type |   |               |   | Read | Only |   |   |   |  |  |

| BITFIELD | BITS | DESCRIPTION DECODE                 |                                                                             |  |
|----------|------|------------------------------------|-----------------------------------------------------------------------------|--|
| ADC_USBV | 7:0  | USB Voltage ADC Measurement Result | V <sub>SENSN</sub> = (19.8V/255) * ADC_USBV (volts), when VOUT[2:0] = 0b000 |  |

#### ADC\_2 (0x12)

| BIT            | 7             | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----------------|---------------|---|---|---|---|---|---|---|
| Field          | ADC_TEMP[7:0] |   |   |   |   |   |   |   |
| Reset          | 0x00          |   |   |   |   |   |   |   |
| Access<br>Type | Read Only     |   |   |   |   |   |   |   |

| BITFIELD | BITS | DESCRIPTION                     | DECODE                                 |
|----------|------|---------------------------------|----------------------------------------|
| ADC_TEMP | 7:0  | Die Temp ADC Measurement Result | Die Temp = 3.5°C * ADC_TEMP - 270 (°C) |

#### **Applications Information**

#### **DC-DC Switching Frequency Selection**

The switching frequency ( $f_{SW}$ ) for MAX20461 is programmable via the CONFIG1 resistor (on standalone variants) or by I<sup>2</sup>C register writes.

Higher switching frequencies allow for smaller PCB area designs with lower inductor values and less output capacitance. Consequently, peak currents and I<sup>2</sup>R losses are lower at higher switching frequencies, but core losses, gate charge currents, and switching losses increase.

To avoid AM band interference, operation between 500kHz and 1.8MHz is not recommended.

#### **DC-DC Input Capacitor Selection**

The input capacitor supplies the instantaneous current needs of the buck converter and reduces the peak currents drawn from the upstream power source. The input bypass capacitor is a determining factor in the input voltage ripple.

The input capacitor RMS current rating requirement (I<sub>IN(RMS)</sub>) is defined by the following equation:

$$I_{IN(RMS)} = I_{LOAD} \frac{\sqrt{V_{SENSP} \times \left(V_{SUPSW} - V_{SENSP}\right)}}{V_{SUPSW}}$$

 $I_{IN(RMS)}$  has a maximum value when the input voltage equals twice the output voltage ( $V_{SUPSW} = 2 \cdot V_{SENSP}$ ), so  $I_{IN(MAX)} = \frac{1}{2} \cdot I_{LOAD(MAX)}$ .  $I_{LOAD}$  is the measured operating load current, while  $I_{LOAD(MAX)}$  refers to the maximum load current.

Choose an input capacitor that exhibits less than 10°C self-heating temperature rise at the RMS input current for optimal long-term reliability.

The input voltage ripple is composed of  $V_Q$  (caused by the capacitor discharge) and  $V_{ESR}$  (caused by the ESR of the capacitor). Use low-ESR ceramic capacitors with high ripple current capability at the input. Assume the contribution from the ESR and capacitor discharge is equal to 50%. Calculate the input capacitance and ESR required for a specified input voltage ripple using the following equations:

$$ESR_{IN} = \frac{\Delta V_{ESR}}{I_{LOAD(MAX)} + \frac{\Delta I_{L}}{2}}$$

where:

$$\Delta I_L = \frac{\left(V_{SUPSW} - V_{SENSP}\right) \times V_{SENSP}}{V_{SUPSW} \times f_{SW} \times L}$$

and

$$C_{IN} = \frac{I_{LOAD(MAX)} \times D(1-D)}{\Delta V_Q \times f_{SW}} \text{ where } D = \frac{V_{SENSP}}{V_{SUPSW}}$$

Where D is the buck converter duty cycle.

Bypass SUPSW with  $0.1\mu\text{F}$  parallel to  $10\mu\text{F}$  of ceramic capacitance close to the SUPSW and PGND pins. The ceramic input capacitor of a buck converter has a high  $\frac{di}{dt}$ , minimize the PCB current-loop area to reduce EMI. Bypass SUPSW with  $47\mu\text{F}$  of bulk electrolytic capacitance to dampen line transients.

#### **DC-DC Output Capacitor Selection**

To ensure stability and compliance with the USB and Apple specifications, follow the recommended output filters listed in Table 13. For proper functionality, a minimum amount of ceramic capacitance must be used regardless of  $f_{SW}$ . Additional capacitance for lower switching frequencies can be low-ESR electrolytic types (< 0.25 $\Omega$ ).

#### **DC-DC Output Inductor Selection**

Three key inductor parameters must be considered when selecting an inductor: inductance value (L), inductor saturation current ( $I_{SAT}$ ), and DC resistance ( $R_{DCR}$ ). To select the proper inductance value, the ratio of inductor peak-to-peak AC current to DC average current (LIR) must be selected. A small LIR will reduce the RMS current in the output capacitor and results in small output ripple voltage, but this requires a larger inductor. A good compromise between size and loss is LIR = 0.35 (35%). Determine the inductor value using the equation below,

$$L = \frac{V_{SENSP} \times \left(V_{SUPSW} - V_{SENSP}\right)}{V_{SUPSW} \times f_{SW} \times I_{LOAD(MAX)} \times LIR}$$

where  $V_{SUPSW}$  and  $V_{SENSP}$  are typical values (such that efficiency is optimum for nominal operating conditions). Ensure the inductor  $I_{SAT}$  is above the buck converter's cycle-by-cycle peak current limit.

Table 13. Recommended Output Filters For I<sub>LOAD</sub> of 3A

| f <sub>SW</sub> (kHz) | L <sub>OUT</sub> (μH) | RECOMMENDED C <sub>OUT</sub>                       |
|-----------------------|-----------------------|----------------------------------------------------|
| 2200                  | 1.5                   | 22μF ceramic                                       |
| 488                   | 8.2                   | 3 x 22µF ceramic                                   |
| 488                   | 8.2                   | 22μF ceramic + low-ESR 68μF electrolytic (< 0.25Ω) |
| 248                   | 20                    | 22μF ceramic + low-ESR 68μF electrolytic (< 0.25Ω) |

#### **Layout Considerations**

Proper PCB layout is critical for robust system performance. See the MAX20461 EV kit datasheet for a recommended layout. Minimize the current-loop area and the parasitics of the DC-DC conversion circuitry to reduce EMI. The input capacitor placement should be prioritized because in a buck converter, the ceramic input capacitor has high  $\frac{di}{dt}$ . Place the input capacitor, power inductor, and output capacitor as close as possible to the IC SUPSW and PGND pins. Shorter traces should be prioritized over wider traces.

A low-impedance ground connection between the input and output capacitor is required (route through the ground pour on the exposed pad). Connect the exposed pad to ground. Place multiple vias in the pad to connect to all other ground layers for proper heat dissipation. Failure to do so can result in the IC repeatedly reaching thermal shutdown. Do not use separate power and analog ground planes. Instead, use a single common ground and manage currents through component placement. High-frequency return current flows through the path of least impedance (through the ground pour directly underneath the corresponding traces).

USB traces must be routed as a  $90\Omega$  differential pair with an appropriate keep-out area. Avoid routing USB traces near clocks and high-frequency switching nodes. The length of the routing should be minimized and avoid  $90^{\circ}$  turns, excessive vias, and RF stubs.

#### **Determining USB System Requirements**

The nominal cable resistance (with tolerance) for both the USB power wire (BUS) and return GND should be determined from the cable manufacturer. In addition, be sure to include the resistance from any inline or PCB connectors. Determine the desired operating temperature range for the application, and consider the change in resistance over temperature.

A typical application presents a  $200m\Omega$  BUS resistance with a matching  $200m\Omega$  resistance in the ground path. In this application, the voltage drop at the far end of the captive cable is 800mV when the load current is 2A. This voltage drop requires the voltage-adjustment circuitry of the IC to increase the output voltage to comply with the USB and Apple specifications.

#### **USB Loads**

MAX20461 is compatible with both USB-compliant and non-compliant loads. A compliant USB device is not allowed to sink more than 30mA and must not present more than  $10\mu\text{F}$  of capacitance when initially attached to the port. The device then begins its HVD+/HVD- connection and enumeration process. After completion of the connect process, the device can pull 100mA/150mA and must not present a capacitance greater than  $10\mu\text{F}$ . This is considered the hot-inserted, USB-compliant load of  $44\Omega$  in parallel with  $10\mu\text{F}$ .

For non-compliant USB loads, the ICs can also support both a hot insertion and soft-start into a USB load of  $2\Omega$  in parallel with  $330\mu F$ .

#### **USB Output Current Limit**

The USB load current is monitored by an internal current-sense amplifier through the voltage created across R<sub>SENSE</sub>. MAX20461 offers a digitally adjustable USB current-limit threshold. See SETUP\_2 or <u>Table 10</u> to select an appropriate register or resistor value for the desired current limit.

Some systems require the need to supply up to 160% of  $I_{LOAD(MAX)}$  for brief periods. It is possible to increase the MAX20461 current limit beyond 3.04A (min) by decreasing  $R_{SENSE}$  using this scaling factor:

$$R_{SENSE} = 33m\Omega \cdot \frac{3.04A}{1.6 \cdot I_{LOAD(MAX)}}$$

#### **USB Voltage Adjustment**

<u>Figure 9</u> shows a DC model of the voltage-correction function of MAX20461. Without voltage adjustment ( $V_{ADJ} = 0$ , GAIN[4:0] = 0), the voltage seen by the device at the end of the cable will decrease linearly as load current increases. To compensate for this, the output voltage of the buck converter should increase linearly with load current. The slope of

SENSP is called R<sub>COMP</sub> such that  $V_{ADJ} = R_{COMP} \cdot I_{LOAD}$  and  $R_{COMP} = GAIN[4:0] \cdot R_{LSB} \cdot \frac{R_{SENSE}}{33m\Omega}$  (see Figure 10). The R<sub>COMP</sub> adjustment values available on MAX20461 are listed in the GAIN[4:0] register description and are based on a 33m $\Omega$  sense resistor.

For  $V_{DUT} = V_{NO\_LOAD}$ ;  $0 \le I_{LOAD}$ ,  $R_{COMP}$  must equal the sum of the system resistances. Calculate the minimum  $R_{COMP}$  for the system so that  $V_{DUT}$  stays constant:

$$R_{COMP\_SYS} = R_{LR} + R_{SENSE} + R_{PCB} + R_{CABLE\_VBUS} + R_{CABLE\_GND}$$

Where  $R_{CABLE\_VBUS} + R_{CABLE\_GND}$  is the round-trip resistance of the USB cable (including the effect from the cable shield, if it conducts current),  $R_{LR}$  is the buck converter's load regulation expressed in  $m\Omega$  (51 $m\Omega$  typ.), and  $R_{PCB}$  is the resistance of any additional  $V_{BUS}$  parasitics (the  $V_{BUS}$  FET, PCB trace, ferrites, and the USB connectors). Find the setting for GAIN[4:0] using the minimum  $R_{COMP}$ .

$$GAIN[4:0] = ceiling \left( \frac{R_{COMP}\_SYS}{R_{LSB}} \cdot \frac{33m\Omega}{R_{SENSE}} \right)$$

The nominal DUT voltage can then be estimated at any load current by:

$$V_{DUT} = V_{NO\_LOAD} + R_{LSB} \cdot GAIN [4:0] \cdot \frac{R_{SENSE}}{33m\Omega} \cdot I_{LOAD} - R_{COMP\_SYS} \cdot I_{LOAD}$$



Figure 9. DC Voltage Adjustment Model



Figure 10. Increase in SENSP vs. USB Current

#### **Tuning of USB Data Lines**

USB Hi-Speed mode requires careful PCB layout with  $90\Omega$  controlled differential impedance, with matched traces of equal length and with no stubs or test points. MAX20461 includes high-bandwidth USB data switches (>1GHz). This means data-line tuning is generally not required. However, all designs are recommended to include pads that would allow LC components to be mounted on the data lines so that tuning can easily be performed later, if necessary. Tuning components should be placed as close as possible to the IC data pins, on the same layer of the PCB as the IC. The proper configuration of the tuning components is shown in Figure 11. Figure 12 shows the reference eye diagram used in the test setup. Figure 13 shows the MAX20461 high-voltage eye diagram on the standard EVKIT with no tuning components. Tuning inductors should be high-Q wire-wound inductors. Contact Maxim's application team for assistance with the tuning process for your specific application.



Figure 11. Tuning of Data Lines



Figure 12. Near-Eye Diagram (with No Switch)



Figure 13. Untuned Near-Eye Diagram (with MAX20461)

#### **USB Data Line Common-Mode Choke Placement**

Most automotive applications use a USB-optimized common-mode choke to mitigate EMI signals from both leaving and entering the module. Optimal placement for this EMI choke is at the module's USB connector. This common-mode choke does not replace the need for the tuning inductors previously mentioned.

#### **ESD Protection**

The high-voltage MAX20461 requires no external ESD protection. All Maxim devices incorporate ESD protection structures to protect against electrostatic discharges encountered during handling and assembly. While competing solutions can latch-up and require the power to be cycled after an ESD event, the MAX20461 continues to work without latch-up. When used with the configuration shown in the <u>Typical Application Circuit</u>, the MAX20461 is characterized for protection to the following limits:

- ±25kV ISO 10605 (330pF, 2kΩ) Air Gap
- ±8kV ISO 10605 (330pF, 2kΩ) Contact
- ±15kV IEC 61000-4-2 (150pF, 330Ω) Air Gap
- ±8kV IEC 61000-4-2 (150pF, 330Ω) Contact
- ±15kV ISO 10605 (330pF, 330Ω) Air Gap
- ±8kV ISO 10605 (330pF, 330Ω) Contact

Note: All application-level ESD testing is performed on the standard evaluation kit with 1m captive cable.

#### **ESD Test Conditions**

ESD performance depends on a variety of conditions. Contact Maxim for test setup, test methodology, and test results.

#### **Human Body Model**

<u>Figure 14</u> shows the Human Body Model, and <u>Figure 16</u> shows the current waveform it generates when discharged into a low impedance. This model consists of a 100pF capacitor charged to the ESD voltage of interest, which is then discharged into the device through a  $1.5k\Omega$  resistor.

#### IEC 61000-4-2

The IEC 61000-4-2 standard covers ESD testing and performance of finished equipment. MAX20461 helps users design equipment that meets Level 4 of IEC 61000-4-2. The main difference between tests done using the Human Body Model and IEC 61000-4-2 is a higher peak current in IEC 61000-4-2. Because the series resistance is lower in the IEC 61000-4-2 ESD test model Figure 15, the ESD withstand-voltage measured to this standard is generally lower than that measured using the Human Body Model. Figure 17 shows the current waveform for the 8kV, IEC 61000-4-2 Level 4 ESD Contact Discharge test. The Air Gap Discharge test involves approaching the device with a charged probe. The Contact Discharge method connects the probe to the device before the probe is energized.



Figure 14. Human Body ESD Test Model



Figure 15. IEC 61000-4-2 ESD Test Model



Figure 16. Human Body Current Waveform



Figure 17. IEC 61000-4-2 Current Waveform

### **Typical Application Circuits**

#### **Typical Application Circuit**



### **Ordering Information**

| PART NUMBER       | TEMP<br>RANGE      | PIN-PACKAGE  | STARTUP MODE<br>(BCMODE PIN = 0) | l <sup>2</sup> C | V <sub>CONN</sub> | NOMINAL OUTPUT<br>CURRENT FOR APPLE<br>R30+ SPECIFICATIONS |
|-------------------|--------------------|--------------|----------------------------------|------------------|-------------------|------------------------------------------------------------|
| MAX20461ATJA/V+   | -40°C to<br>+125°C | I SDP Mode   |                                  | Yes              | Yes               | - 2.4 Amp                                                  |
| MAX20461ATJD/V+   |                    |              | SDP Mode                         | No               |                   |                                                            |
| MAX20461AATJA/V+  |                    |              |                                  | Yes              | No                |                                                            |
| MAX20461AATJD/V+  |                    |              |                                  | No               |                   |                                                            |
| MAX20461AATJM/V+  |                    |              |                                  | Yes              |                   |                                                            |
| MAX20461AATJM/VY+ |                    | 32 SWTQFN-EP |                                  |                  | 3.0 Amp           |                                                            |
| MAX20461AATJP/V+  |                    | 32 TQFN-EP   |                                  | No               |                   |                                                            |

N Denotes Automotive Qualified Parts

<sup>+</sup> Denotes a lead(Pb)-free/RoHS-compliant package.

EP = Exposed pad.

Y = Side-wettable (SW) package.

#### **Revision History**

| REVISION<br>NUMBER | REVISION<br>DATE | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | PAGES<br>CHANGED                                                                                       |
|--------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|
| 0                  | 7/18             | Initial release                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | _                                                                                                      |
| 1                  | 8/18             | Updated General Description, Simplified Block Diagram, Absolute Maximum Ratings, Package Information, TOCs 4, 7–10, 13, 17, 18, 25, Pin Configuration, Pin Description, Figure 1, CC Attachment and VBUS Discharge diagram, Detailed Description, USB Type-C, VCONN, Figure 2, VBUS, External FET Gate Drive (G_DMOS Pin), System Enable (HVEN), Linear Regulator Output (BIAS), Maximum Duty-Cycle Operation, Reset Behavior, Output Short-Circuit Protection, Figure 3, USB Host Adapter Emulator, I2C Configuration (CONFIG1 and I2C), I2C Diagnostics and Event Handling, Interrupt and Attach Output (INT(ATTACH)), Fault Output Pin (FAULT), Table 11, Register Map, SETUP_3 (0x3), SETUP_4 (0x04), CC_REQUEST (0x06), IRQ_MASK_0 (0x07), IRQ_0 (0xA), STATUS_0 (0xD), STATUS_1 (0xE), DC-DC Input Capacitor Selection, DC-DC Output Capacitor Selection, USB Voltage Adjustment, Tuning of USB Data Lines, Figure 9, Figure 10, Typical Application Circuit, and Ordering Information. | 1, 21, 23, 25, 26,<br>27, 29–31, 33,<br>35, 38–41, 44,<br>45, 46, 48, 49,<br>52, 53, 55, 57,<br>60, 61 |
| 2                  | 4/20             | Updated General Description, Benefits and Features, Absolute Maximum Ratings, Package Information, Electrical Characteristics, Typical Operating Characteristics, Functional Diagrams, Detailed Description, Register Details, and Applications Information.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 1, 6, 7, 9, 10, 12,<br>14, 15, 19, 21,<br>27–30, 38, 41,<br>44, 51, 57                                 |
| 3                  | 6/20             | Added MAX20461A. Updated Benefits and Features, Simplified Block Diagram, Absolute Maximum Ratings, Electrical Characteristics, Pin Configuration, Pin Description, DCP Reset Behavior and Timing Diagram, ENBUCK Reset Behavior and Timing Diagram, ATTACH Logic Diagram, CC Attachment and VBUS Discharge, Detailed Block Diagram, CC Pulldown Response, VCONN, External FET Gate Drive (G_DMOS Pin), Power-On Sequencing, Switching Frequency Configuration, Switching Frequency Synchronization (SYNC Pin), CONFIG2 and CONFIG3 Pin Table (Standalone Variants), Fault Conditions, SYNC_DIR bit, SS_EN bit, CD bit, Ordering Information.                                                                                                                                                                                                                                                                                                                                                 | 1–63                                                                                                   |
| 4                  | 12/20            | Updated USB Type-C functionality to meet latest specifications (search for t <sub>DIS_DET</sub> ). Improved SYNC pin logic for multi-port applications (search for SYNC). Expanded design methods for overcurrent flexibility (search for I <sub>LOAD(MAX)</sub> ).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 1–65                                                                                                   |
| 5                  | 5/21             | Added MAX20461AATJM and MAX20461AATJP. Updated <i>Electrical</i> Characteristics, ToCs 26-27, USB On-The-Go and Dual-Role Applications, Data Switch Mode Truth Table, Typical Application Circuit and Ordering Information.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 13, 17, 35, 36,<br>37, 63, 64, 65                                                                      |
| 6                  | 7/22             | Added side-wettable MAX20461AATJM/VY. Updated Package Information, Electrical Characteristics, Pin Configurations, Data Format of I2C Interface, ADC_1 (0x11) and Ordering Information.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 8, 12, 18, 41, 53,<br>62, 63                                                                           |
| 7                  | 9/23             | Added TOC28, updated ADC_0 (0x10), ADC_1 (0x11), and I <sup>2</sup> C Output Voltage and Current Measurement.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 18, 40, 54                                                                                             |
| 8                  | 2/24             | Updated STATUS_1 (0xE).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 53                                                                                                     |

