| PCN Number: 202 | | | 231219026.2 | | | | PCN Date: | | December 19, 2023 | | | |----------------------------------------------------------------------------------------|----------|-------|------------------------|---------------|---------|---------------------------|-----------------------|--------------------|--------------------|--|--| | Title: Qualification of LFAB as an additional Wafer Fab site option for select devices | | | | | | | | | | | | | <b>Customer Contact</b> | : | Chan | Change Management team | | | Dept: | | | Quality Services | | | | <b>Proposed 1</b> st <b>Ship Date:</b> Jun | | | | | | ple Requests epted until: | | | Jan 19, 2024* | | | | *Sample requests | received | after | Ja | nuary 19, 202 | 24 will | l not | be s | uppo | rted. | | | | <b>Change Type:</b> | | | | | | | | | | | | | ☐ Assembly Site | | | Design | | | | ☐ Wafer Bump Material | | | | | | Assembly Proce | ess | | ☐ Data Sheet | | | | | Wafer Bump Process | | | | | Assembly Mate | ria Is | | Part number change | | | | X | Wafer Fab Site | | | | | ■ Mechanical Specification | | | | ☐ Test Site | | | | Wafe | Wafer Fab Material | | | | □ Packing/Shipping/Labeling | | | ☐ Test Process | | | | | Wafe | er Fab Process | | | | | | | | | | | | | | | | | PCN Details | | | | | | | | | | | | # **Description of Change:** Texas Instruments is pleased to announce the addition of LFAB as an additional Wafer Fab site option for the products listed in the "Product Affected" section of this document. | С | urrent Fab Site | 9 | Additional Fab Site | | | | | |---------------------|-----------------|-------------------|---------------------|---------|-------------------|--|--| | Current Fab<br>Site | Process | Wafer<br>Diameter | New Fab<br>Site | Process | Wafer<br>Diameter | | | | UMC12i | F65 | 300mm | LFAB | F65 | 300mm | | | Qual details are provided in the Qual Data Section. ## **Reason for Change:** Continuity of supply # Anticipated impact on Form, Fit, Function, Quality or Reliability (positive / negative): None # Changes to product identification resulting from this PCN: Device Symbol: YMLLLLS = Lot Trace Code YM = 2-Digit Year/Month Code LLLL = Assembly Lot S = Assembly Site Code \$\$ = Wafer Fab Code as applicable # = Silicon Revision Code Original Fab Field: $$$ = $7 \rightarrow UMC 12i$ Updated Fab Field: \$\$ = 3L → LFAB #### **Current Fab Site Information:** | Chip Site | Chip Site Origin Code (20L) | Chip Site Country<br>Code (21L) | Chip Site City | |-----------|-----------------------------|---------------------------------|----------------| | UMC12i | UMI | SGP | Singapore | ### **Additional Fab Site Information:** | New Chip Site | Chip Site Origin Code (20L) | Chip Site Country Code (21L) | Chip Site City | |---------------|-----------------------------|------------------------------|----------------| | LFAB | LHI | USA | Lehi | Sample product shipping label (not actual product label) TEXAS INSTRUMENTS MADE IN: Malaysia 2DC: 2Q: MSL 2 /260C/1 YEAR SEAL DT MSL 1 /235C/UNLIM 03/29/04 OPT: ITEM: (L)T0:3750 LBL: (1P) SN74LS07NSR (Q) 2000 (D) 0336 (31T)LOT: 3959047MLA (4W) TKY(1T) 7523483SI2 (P) (2P) REV: (201) CSO: SHE (21L) CCO:USA (22L) ASO: MLA (23L) ACO: MYS # **Product Affected:** | F2 | 28384DPTPQR | F28384SPTPQR | F28386DPTPQR | F28386DZWTQR | |----|-------------|--------------|--------------|--------------| | F2 | 28384DZWTQR | F28386DPTPQ | F28386DZWTQ | F28386SPTPQR | ### **Automotive New Product Qualification Summary** (As per AEC-Q100 Rev. H and JEDEC Guidelines) Qualification Results #### Data Displayed as: Number of lots / Total sample size / Total failed | Туре | # | Test Spec | Min<br>Lot<br>Qty | SS /<br>Lot | Test Name | Condition | Duration | Qual Device:<br>F28388DZWTS | Qual Device:<br>F28388SPTPS | QBS Wafer fab<br>Process qualification<br><u>TMS320F28379SPTPQ</u> | |------------|----------|--------------------------------------------|-------------------|-------------|----------------------------------------------------------|--------------------------------------------------|---------------|-----------------------------|-----------------------------|--------------------------------------------------------------------| | Test Group | A - Acce | elerated Environme | nt Stres | s Tests | | | | | | | | PC | A1 | JEDEC J-STD-<br>020 JESD22-<br>A113 | 3 | 77 | Preconditioning | MSL3 260C | - | 1/77/0 | QBS | 3/462/0 | | HAST | A2 | JEDEC JESD22-<br>A110 | 3 | 77 | Biased HAST | 110C/85%RH | 264<br>Hours | QBS | QBS | 3/231/0 | | AC/UHAST | A3 | JEDEC JESD22-<br>A102/JEDEC<br>JESD22-A118 | 3 | 77 | Unbiased HAST | 130C/85%RH | 96<br>Hours | QBS | QBS | 3/231/0 | | тс | A4 | JEDEC JESD22-<br>A104 and<br>Appendix 3 | 3 | 77 | Temperature Cycle | -65C/150C | 500<br>Cycles | 1/77/0 | QBS | 3/231/0 | | TC-BP | A4 | MIL-STD883<br>Method 2011 | 1 | 5 | Post Temp Cycle<br>Bond Pull | - | - | 1/5/0 | QBS | 1/5/0 | | HTSL | A6 | JEDEC JESD22-<br>A103 | 1 | 45 | High Temperature<br>Storage Life | 150C | 1000<br>Hours | QBS | QBS | 3/135/0 | | Test Group | B - Acce | elerated Lifetime Si | mulation | Tests | | | | | | | | HTOL | B1 | JEDEC JESD22-<br>A108 | 3 | 77 | Life Test | 125C | 1000<br>Hours | 3/231/0 | QBS | 3/231/0 [1] | | ELFR | B2 | AEC Q100-008 | 3 | 800 | Early Life Failure<br>Rate | 125C | 48<br>Hours | QBS | QBS | 3/2400/0 | | EDR | В3 | AEC Q100-005 | 3 | 77 | NVM Endurance,<br>Data Retention and<br>Operational Life | 150C | 1000<br>hours | QBS | QBS | 3/231/0 [1] | | Test Group | C - Pack | age Assembly Inte | grity Tes | sts | | | | | | | | WBS | C1 | AEC Q100-001 | 1 | 30 | Wire Bond Shear | Minimum of 5<br>devices, 30<br>wires<br>Cpk>1.67 | Wires | 3/90/0 | 1/30/0 | 3/90/0 | | Туре | # | Test Spec | Min<br>Lot<br>Qty | SS/<br>Lot | Test Name | Condition | Duration | Qual Device: | Qual Device: | QBS Wafer fab Process qualification TMS320F28379SPTPQ | |------------|-----------|--------------------------------|-------------------|------------|-------------------------------------------|--------------------------------------------------|---------------|--------------------------------------------------------|--------------------------------------------------------|--------------------------------------------------------| | WBP | C2 | MIL-STD883<br>Method 2011 | 1 | 30 | Wire Bond Pull | Minimum of 5<br>devices, 30<br>wires<br>Cpk>1.67 | Wires | 3/90/0 | 1/30/0 | 3/90/0 | | PD | C4 | JEDEC JESD22-<br>B100 and B108 | 3 | 10 | Physical<br>Dimensions | Cpk>1.67 | - | Package family data | Package family data | - | | Test Group | D - Die F | abrication Reliabili | ty Tests | | | | | | | | | ЕМ | D1 | JESD61 | - | - | Electromigration | - | - | Completed Per<br>Process<br>Technology<br>Requirements | Completed Per<br>Process<br>Technology<br>Requirements | Completed Per<br>Process Technology<br>Requirements | | TDDB | D2 | JESD35 | - | - | Time Dependent<br>Dielectric<br>Breakdown | - | - | Completed Per<br>Process<br>Technology<br>Requirements | Completed Per<br>Process<br>Technology<br>Requirements | Completed Per<br>Process Technology<br>Requirements | | HCI | D3 | JESD60 & 28 | - | - | Hot Carrier<br>Injection | - | - | Completed Per<br>Process<br>Technology<br>Requirements | Completed Per<br>Process<br>Technology<br>Requirements | Completed Per<br>Process Technology<br>Requirements | | ВТІ | D4 | - | - | - | Bias Temperature<br>Instability | - | - | Completed Per<br>Process<br>Technology<br>Requirements | Completed Per<br>Process<br>Technology<br>Requirements | Completed Per<br>Process Technology<br>Requirements | | SM | D5 | - | - | - | Stress Migration | - | - | Completed Per<br>Process<br>Technology<br>Requirements | Completed Per<br>Process<br>Technology<br>Requirements | Completed Per<br>Process Technology<br>Requirements | | Test Group | E - Elect | rical Verification Te | sts | | | | | | | | | ESD | E2 | AEC Q100-002 | 1 | 3 | ESD HBM | - | 2000<br>Volts | 1/3/0 | 1/3/0 | | | ESD | E3 | AEC Q100-011 | 1 | 3 | ESD CDM | - | 500<br>Volts | 1/3/0 | 1/3/0 | | | LU | E4 | AEC Q100-004 | 1 | 6 | Latch-Up | Per AEC Q100-<br>004 | - | 1/6/0 | 1/6/0 | | | Туре | # | Test Spec | Min<br>Lot<br>Qty | SS /<br>Lot | Test Name | Condition | Duration | Qual Device:<br>F28388DZWTS | Qual Device:<br>F28388SPTPS | QBS Wafer fab<br>Process qualification<br>TMS320F28379SPTPQ | |--------------|------------------|--------------|-------------------|-------------|-----------------------------|------------------------------------|----------|-----------------------------|-----------------------------|-------------------------------------------------------------| | ED | E5 | AEC Q100-009 | 3 | 30 | Electrical<br>Distributions | Cpk>1.67<br>Room, hot, and<br>cold | - | 3/90/0 | 1/30/0 | | | Additional T | Additional Tests | | | | | | | | | | - Preconditioning was performed for Autoclave, Unbiased HAST, THB/Biased HAST, Temperature Cycle, Thermal Shock, and HTSL, as applicable - The following are equivalent HTOL options based on an activation energy of 0.7eV: 125C/1k Hours, 140C/480 Hours, 150C/300 Hours, and 155C/240 Hours - The following are equivalent HTSL options based on an activation energy of 0.7eV: 150C/1k Hours, and 170C/420 Hours - The following are equivalent Temp Cycle options per JESD47 : -55C/125C/700 Cycles and -65C/150C/500 Cycles - [1] HTOL and EDR were preconditioned with Write and Erase of the flash memory. - · QBS: Qual By Similarity # Ambient Operating Temperature by Automotive Grade Level: - Grade 0 (or E): -40C to +150C - Grade 1 (or Q): -40C to +125C - Grade 2 (or T): -40C to +105C - Grade 3 (or I): -40C to +85C ### E1 (TEST): Electrical test temperatures of Qual samples (High temperature according to Grade level): - Room/Hot/Cold : HTOL, ED - Room/Hot: THB / HAST, TC / PTC, HTSL, ELFR, ESD & LU - Room : AC/uHAS1 Quality and Environmental data is available at Tl's external Web site: http://www.ti.com/ TI Qualification ID: R-CHG-2206-073 ## ZVEI ID: SEM-PW-13 For questions regarding this notice, e-mails can be sent to the Change Management team or your local Field Sales Representative. #### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disdaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.