# 1-Mbit (64 K × 16) Static RAM #### **Features** ■ Temperature ranges □ Commercial: 0 °C to 70 °C □ Industrial: -40 °C to 85 °C □ Automotive-A: -40 °C to 85 °C □ Automotive-E: -40 °C to 125 °C ■ High speed $\Box$ t<sub>AA</sub> = 15 ns (Automotive) - Complementary metal oxide semiconductor (CMOS) for optimum speed/power - Low active power □ 825 mW (maximum) - Automatic power down when deselected - Independent control of upper and lower bits - Available in Pb-free and non Pb-free 44-pin TSOP II and 44-pin 400-mil-wide SOJ #### **Functional Description** The CY7C1021BN is a high performance CMOS static RAM organized as 65,536 words by 16 bits. This device has an automatic power down feature that significantly reduces power consumption when deselected. Writing to the device is accomplished by taking Chip Enable $(\overline{CE})$ and Write Enable $(\overline{WE})$ inputs LOW. If Byte Low Enable $(\overline{BLE})$ is LOW, then data from the input/output (I/O) pins $(I/O_1$ through $I/O_8$ ), is written into the location specified on the address pins $(A_0$ through $A_{15}$ ). If Byte High Enable $(\overline{BHE})$ is LOW, then data from I/O pins $(I/O_9$ through $I/O_{16}$ ) is written into the location specified on the address pins $(A_0$ through $A_{15}$ ). Reading from the device is accomplished by taking $\overline{\text{CE}}$ and Output Enable ( $\overline{\text{OE}}$ ) LOW while forcing $\overline{\text{WE}}$ HIGH. If $\overline{\text{BLE}}$ is LOW, then data from the memory location specified by the address pins appears on I/O<sub>1</sub> to I/O<sub>8</sub>. If $\overline{\text{BHE}}$ is LOW, then data from memory appears on I/O<sub>9</sub> to I/O<sub>16</sub>. See the Truth Table on page 11 for a complete description of read and write modes. The I/O pins (I/O<sub>1</sub> through I/O<sub>16</sub>) are <u>placed</u> in a high impedance state when the device is <u>deselected (CE HIGH)</u>, the <u>outputs are</u> disabled (OE HIGH), the BHE and <u>BLE</u> are disabled (BHE, BLE HIGH), or during a write operation (CE LOW, WE LOW). The CY7C1021BN is available in standard 44-pin TSOP type II and 44-pin 400-mil-wide SOJ packages. Use part number CY7C1021BN when ordering 15 ns $t_{AA}$ . For a complete list of related resources, click here. # Logic Block Diagram ### **Contents** | Selection Guide | 3 | |-----------------------------|---| | Pin Configuration | 3 | | Pin Definitions | 4 | | Maximum Ratings | 5 | | Operating Range | 5 | | Electrical Characteristics | | | Capacitance | 6 | | Thermal Resistance | 6 | | AC Test Loads and Waveforms | 6 | | Switching Characteristics | 7 | | Switching Waveforms | 8 | | Truth Table | | | Ordering Information | | | Ordering Code Definitions | | | Package Diagrams | 13 | |-----------------------------------------|----| | Acronyms | 14 | | Document Conventions | 14 | | Units of Measure | 14 | | Document History Page | 15 | | Sales, Solutions, and Legal Information | 16 | | Worldwide Sales and Design Support | 16 | | Products | | | PSoC® Solutions | 16 | | Cypress Developer Community | 16 | | Technical Support | 16 | ## **Selection Guide** | Desc | CY7C1021B-15 | | |-----------------------------------|-----------------------------------|-----| | Maximum access time (ns) | | 15 | | Maximum operating current (mA) | Commercial/Industrial | 130 | | | Automotive-A | 130 | | | Automotive-E | 130 | | Maximum CMOS standby current (mA) | Commercial/Industrial | 10 | | | Commercial/Industrial (L version) | 0.5 | | | Automotive-A (L version) | 0.5 | | | Automotive-E | 15 | # **Pin Configuration** Figure 1. 44-pin SOJ/TSOP II pinout (Top View) # **Pin Definitions** | Pin Name | Pin Number | I/O Type | Description | |-------------------------------------|------------------------------|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A <sub>0</sub> -A <sub>15</sub> | 1–5,18–21,<br>24–27, 42–44 | Input | Address inputs used to select one of the address locations. | | I/O <sub>1</sub> –I/O <sub>16</sub> | 7–10, 13–16,<br>29–32, 35–38 | Input/Output | Bidirectional data I/O lines. Used as input or output lines depending on operation. | | NC | 22, 23, 28 | No Connect | Not connected to the die. | | WE | 17 | Input/Control | Write enable input, active LOW. When selected LOW, a write is conducted. When deselected HIGH, a read is conducted. | | CE | 6 | Input/Control | Chip enable input, active LOW. When LOW, selects the chip. When HIGH, deselects the chip. | | BHE, BLE | 40, 39 | Input/Control | Byte enable select inputs, active LOW. $\overline{BHE}$ controls I/O <sub>16</sub> -I/O <sub>9</sub> , $\overline{BLE}$ controls I/O <sub>8</sub> -I/O <sub>1</sub> . | | ŌĒ | 41 | Input/Control | Output enable, active LOW. Controls the direction of the I/O pins. When LOW, the I/O pins are allowed to behave as outputs. When deasserted HIGH, I/O pins are tristated, and act as input data pins. | | V <sub>SS</sub> | 12, 34 | Ground | Ground for the device. Should be connected to ground of the system. | | V <sub>CC</sub> | 11, 33 | Power Supply | Power supply inputs to the device. | # **Maximum Ratings** Exceeding the maximum ratings may impair the useful life of the device. These user guidelines are not tested. Ambient temperature with power applied ......–55 °C to +125 °C Supply voltage on $V_{CC}$ relative to GND $^{[1]}$ .....-0.5 V to +7.0 V DC voltage applied to outputs in High Z state $^{[1]}$ .....-0.5 V to $V_{CC}$ + 0.5 V DC input voltage [1] ......-0.5 V to V<sub>CC</sub> + 0.5 V | Current into outputs (LOW) | 20 mA | |--------------------------------|----------| | Static discharge voltage | | | (per MIL-STD-883, Method 3015) | > 2001 V | | Latch-up current | > 200 mA | # **Operating Range** | Range | Ambient Temperature (T <sub>A</sub> ) <sup>[2]</sup> | V <sub>cc</sub> | |--------------|------------------------------------------------------|-----------------| | Commercial | 0 °C to +70 °C | 5 V $\pm$ 10% | | Industrial | –40 °C to +85 °C | | | Automotive-A | –40 °C to +85 °C | | | Automotive-E | –40 °C to +125 °C | | ### **Electrical Characteristics** Over the operating range | Davamatav | Description | Conditions | -1 | 15 | 11 | | |------------------|------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|------|------|----| | Parameter | Description | lest | Min | Max | Unit | | | V <sub>OH</sub> | Output HIGH voltage | V <sub>CC</sub> = Min, I <sub>OH</sub> = -4.0 | mA | 2.4 | _ | V | | $V_{OL}$ | Output LOW voltage | V <sub>CC</sub> = Min, I <sub>OL</sub> = 8.0 m | ıΑ | _ | 0.4 | V | | V <sub>IH</sub> | Input HIGH voltage | | | 2.2 | 6.0 | V | | $V_{IL}$ | Input LOW voltage <sup>[1]</sup> | | | -0.5 | 0.8 | V | | I <sub>IX</sub> | Input leakage current | $GND \le V_I \le V_{CC}$ | Commercial / Industrial | -1 | +1 | μΑ | | | | | Automotive-A | -1 | +1 | μΑ | | | | | Automotive-E | -4 | +4 | μΑ | | I <sub>OZ</sub> | Output leakage current | $\begin{array}{l} \text{GND} \leq \text{V}_{\text{I}} \leq \text{V}_{\text{CC}}, \\ \text{Output Disabled} \end{array}$ | Commercial / Industrial | -1 | +1 | μΑ | | | | | Automotive-A | -1 | +1 | μΑ | | | | | Automotive-E | -4 | +4 | μΑ | | I <sub>CC</sub> | V <sub>CC</sub> operating supply current | $V_{CC} = Max,$ $I_{OUT} = 0 mA,$ $f = f_{MAX} = 1/t_{RC}$ | Commercial / Industrial | _ | 130 | mA | | | | | Automotive-A | _ | 130 | 1 | | | | | Automotive-E | _ | 130 | | | I <sub>SB1</sub> | Automatic CE power down | $\begin{aligned} &\text{Max V}_{\text{CC}}, \overline{\text{CE}} \geq \text{V}_{\text{IH}}, \\ &\text{V}_{\text{IN}} \geq \text{V}_{\text{IH}} \text{ or V}_{\text{IN}} \leq \text{V}_{\text{IL}}, \\ &\text{f = f}_{\text{MAX}} \end{aligned}$ | Commercial / Industrial | _ | 40 | mA | | | current – TTL inputs | | Automotive-A | _ | 40 | | | | | I IWAX | Automotive-E | _ | 50 | | | I <sub>SB2</sub> | Automatic CE power down | Max V <sub>CC</sub> , | Commercial / Industrial | _ | 10 | mA | | | current – CMOS inputs | $\overline{\text{CE}} \ge V_{\text{CC}} - 0.3 \text{ V},$<br>$V_{\text{IN}} \ge V_{\text{CC}} - 0.3 \text{ V},$ | Commercial / Industrial (L) | _ | 0.5 | 7 | | | | or $V_{IN} \le 0.3 \text{ V, f} = 0$ | Automotive-A (L) | _ | 0.5 | | | | | | Automotive-E | _ | 15 | | #### Notes <sup>1.</sup> $V_{IL}$ (min.) = -2.0 V and $V_{IH}$ (max) = $V_{CC}$ + 0.5 V for pulse durations of less than 20 ns. 2. $T_A$ is the "Instant On" case temperature. # Capacitance | Parameter [3] | Description | Test Conditions | Max | Unit | |------------------|--------------------|---------------------------------------------------------------------------|-----|------| | C <sub>IN</sub> | Input capacitance | $T_A = 25 ^{\circ}\text{C}, f = 1 \text{MHz}, V_{CC} = 5.0 \text{V}$ | 8 | pF | | C <sub>OUT</sub> | Output capacitance | | 8 | pF | ## **Thermal Resistance** | Parameter [3] | Description | Test Conditions | 44-pin SOJ | 44-pin TSOP II | Unit | |-------------------|---------------------------------------|---------------------------------------------------------------------------|------------|----------------|------| | $\Theta_{JA}$ | | Test conditions follow standard test methods and procedures for measuring | 64.32 | 76.89 | °C/W | | $\Theta_{\sf JC}$ | Thermal resistance (junction to case) | thermal impedance, per EIA / JESD51. | 31.03 | 14.28 | °C/W | ### **AC Test Loads and Waveforms** Figure 2. AC Test Loads and Waveforms #### Note <sup>3.</sup> Tested initially and after any design or process changes that may affect these parameters. # **Switching Characteristics** Over the operating range | Parameter [4] | December 1 | - | 15 | Unit | | |-------------------|------------------------------------------|----------|-----|------|--| | Parameter [1] | Description | Min | Max | Unit | | | Read Cycle | | | • | • | | | t <sub>RC</sub> | Read cycle time | 15 | _ | ns | | | t <sub>AA</sub> | Address to data valid | - | 15 | ns | | | t <sub>OHA</sub> | Data hold from address change | 3 | _ | ns | | | t <sub>ACE</sub> | CE LOW to data valid | - | 15 | ns | | | t <sub>DOE</sub> | OE LOW to data valid | - | 7 | ns | | | t <sub>LZOE</sub> | OE LOW to low Z <sup>[4]</sup> | 0 | _ | ns | | | t <sub>HZOE</sub> | OE HIGH to high Z <sup>[5, 6]</sup> | _ | 7 | ns | | | t <sub>LZCE</sub> | CE LOW to low Z <sup>[5]</sup> | 3 | _ | ns | | | t <sub>HZCE</sub> | CE HIGH to high Z <sup>[5, 6]</sup> | _ | 7 | ns | | | t <sub>PU</sub> | CE LOW to power up | 0 | _ | ns | | | t <sub>PD</sub> | CE HIGH to power down | _ | 15 | ns | | | t <sub>DBE</sub> | Byte enable to data valid | _ | 7 | ns | | | t <sub>LZBE</sub> | Byte enable to low Z <sup>[5]</sup> | 0 | _ | ns | | | t <sub>HZBE</sub> | Byte disable to high Z <sup>[5, 6]</sup> | _ | 7 | ns | | | Write Cycle [7, | 8] | <u>.</u> | | | | | t <sub>WC</sub> | Write cycle time | 15 | _ | ns | | | t <sub>SCE</sub> | CE LOW to write end | 10 | _ | ns | | | t <sub>AW</sub> | Address setup to write end | 10 | _ | ns | | | t <sub>HA</sub> | Address hold from write end | 0 | _ | ns | | | t <sub>SA</sub> | Address setup to write start | 0 | _ | ns | | | t <sub>PWE</sub> | WE pulse width | 12 | _ | ns | | | t <sub>SD</sub> | Data setup to write end | 8 | _ | ns | | | t <sub>HD</sub> | Data hold from write end | 0 | _ | ns | | | t <sub>LZWE</sub> | WE HIGH to low Z <sup>[5]</sup> | 3 | _ | ns | | | t <sub>HZWE</sub> | WE LOW to high Z <sup>[5, 6]</sup> | - | 7 | ns | | | t <sub>BW</sub> | Byte enable to write end | 9 | _ | ns | | #### Notes - 4. Test conditions assume signal transition time of 3 ns or less, timing reference levels of 1.5 V, input pulse levels of 0 to 3.0 V, and output loading of the specified I<sub>OL</sub>/I<sub>OH</sub> and 30 pF load capacitance. - 5. At any temperature and voltage condition, t<sub>HZCE</sub> is less than t<sub>LZCE</sub>, t<sub>HZOE</sub> is less than t<sub>LZDE</sub>, t<sub>HZDE</sub> is less than t<sub>LZBE</sub>, and t<sub>HZWE</sub> is less than t<sub>LZWE</sub> for any device. 6. t<sub>HZOE</sub>, t<sub>HZDE</sub>, t<sub>HZDE</sub>, t<sub>HZCE</sub>, and t<sub>HZWE</sub> are specified with a load capacitance of 5 pF as in part (b) of Figure 2 on page 6. Transition is measured ±500 mV from steady-state voltage. - 7. The internal write time of the memory is defined by the overlap of $\overline{\text{CE}}$ LOW, $\overline{\text{WE}}$ LOW, and $\overline{\text{BHE}}$ / $\overline{\text{BLE}}$ LOW. $\overline{\text{CE}}$ , $\overline{\text{WE}}$ , and $\overline{\text{BHE}}$ / $\overline{\text{BLE}}$ must be LOW to initiate a write, and the transition of these signals can terminate the write. The input data setup and hold timing should be referenced to the leading edge of the signal that terminates the write. - 8. The minimum write cycle pulse width for the Write Cycle No. 3 ( $\overline{\text{WE}}$ Controlled, $\overline{\text{OE}}$ LOW) should be equal to sum of $t_{SD}$ and $t_{HZWE}$ - Document Number: 001-06494 Rev. \*J # **Switching Waveforms** Figure 3. Read Cycle No. 1 [9, 10] Figure 4. Read Cycle No. 2 (OE Controlled) [10, 11] <sup>9. &</sup>lt;u>Devi</u>ce is continuously selected. <u>OE</u>, <u>CE</u>, <u>BHE</u>, and <u>BHE</u> = V<sub>IL</sub>. 10. <u>WE</u> is HIGH for read cycle. 11. Address valid prior to or coincident with <u>CE</u> transition LOW. # Switching Waveforms (continued) Figure 5. Write Cycle No. 1 (CE Controlled) [12, 13] Figure 6. Write Cycle No. 2 (BLE or BHE Controlled) <sup>12.</sup> Data I/O is high impedance if OE or BHE and/or BLE= V<sub>IH</sub>. 13. If CE goes HIGH simultaneously with WE going HIGH, the output remains in a high impedance state. # Switching Waveforms (continued) Figure 7. Write Cycle No. 3 (WE Controlled, OE LOW) # **Truth Table** | CE | OE | WE | BLE | BHE | I/O <sub>1</sub> –I/O <sub>8</sub> | I/O <sub>9</sub> -I/O <sub>16</sub> | Mode | Power | |----|----|----|-----|-----|------------------------------------|-------------------------------------|----------------------------|----------------------------| | Н | Х | Х | Х | Χ | High Z | High Z | Power down | Standby (I <sub>SB</sub> ) | | L | L | Н | L | L | Data out | Data out | Read - All bits | Active (I <sub>CC</sub> ) | | | | | L | Н | Data out | High Z | Read - Lower bits only | Active (I <sub>CC</sub> ) | | | | | Н | L | High Z | Data out | Read - Upper bits only | Active (I <sub>CC</sub> ) | | L | Х | L | L | L | Data In | Data In | Write - All bits | Active (I <sub>CC</sub> ) | | | | | L | Н | Data In | High Z | Write - Lower bits only | Active (I <sub>CC</sub> ) | | | | | Н | L | High Z | Data In | Write - Upper bits only | Active (I <sub>CC</sub> ) | | L | Н | Н | Х | Х | High Z | High Z | Selected, outputs disabled | Active (I <sub>CC</sub> ) | | L | Х | Х | Н | Н | High Z | High Z | Selected, outputs disabled | Active (I <sub>CC</sub> ) | # Ordering Information Cypress offers other versions of this product type in many different configurations and features. The following table contains only the list of parts that are currently available. For a complete listing of all options, refer to the product summary page at <a href="http://www.cypress.com/products">http://www.cypress.com/products</a> or contact your local sales representative. Cypress maintains a worldwide network of offices, solution centers, manufacturers' representatives and distributors. To find the office closest to you, visit us at http://www.cypress.com/go/datasheet/offices. | Speed<br>(ns) | Ordering Code | Package<br>Diagram | Package Type | Operating<br>Range | |---------------|--------------------|--------------------|---------------------------------------|--------------------| | 15 | CY7C1021BNL-15VXC | 51-85082 | 44-pin (400-mil) Molded SOJ (Pb-free) | Commercial | | | CY7C1021BNL-15ZXI | 51-85087 | 44-pin TSOP Type II (Pb-free) | Industrial | | | CY7C1021BNL-15ZSXA | 51-85087 | 44-pin TSOP Type II (Pb-free) | Automotive-A | | | CY7C1021BN-15ZSXE | | | Automotive-E | ### **Ordering Code Definitions** # **Package Diagrams** Figure 8. 44-pin SOJ (400 Mils) V44.4 Package Outline, 51-85082 Figure 9. 44-pin TSOP Z44-II Package Outline, 51-85087 51-85087 \*E # **Acronyms** | Acronym | Description | | | |---------|-----------------------------------------|--|--| | BHE | Byte High Enable | | | | BLE | Byte Low Enable | | | | CE | Chip Enable | | | | CMOS | Complementary Metal Oxide Semiconductor | | | | I/O | Input/Output | | | | ŌĒ | Output Enable | | | | SOJ | Small Outline J-lead | | | | SRAM | Static Random Access Memory | | | | TSOP | Thin Small Outline Package | | | | TTL | Transistor-Transistor Logic | | | | WE | Write Enable | | | # **Document Conventions** ## **Units of Measure** | Symbol | Unit of Measure | | | | |--------|-----------------|--|--|--| | °C | degree Celsius | | | | | MHz | megahertz | | | | | μΑ | microampere | | | | | mA | milliampere | | | | | mm | millimeter | | | | | mW | milliwatt | | | | | ns | nanosecond | | | | | Ω | ohm | | | | | % | percent | | | | | pF | picofarad | | | | | V | volt | | | | | W | watt | | | | # **Document History Page** | Rev. | ECN No. | Submission<br>Date | Orig. of<br>Change | Description of Change | |------|---------|--------------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ** | 423877 | See ECN | NXR | New data sheet. | | *A | 505726 | See ECN | NXR | Removed I <sub>OS</sub> parameter from DC Electrical Characteristics table. Updated Ordering Information (Added Automotive products). | | *B | 2897061 | 03/22/10 | AJU | Updated Ordering Information (Removed obsolete parts). Updated Package Diagrams. | | *C | 2947254 | 06/08/10 | RAME | Updated Pin Definitions (Replaced "Byte write select inputs" with "Byte Enabl select inputs" in description of pin BHE, BLE). Updated AC Test Loads and Waveforms (Updated Figure 2 (Added ohm (Ω symbol in Thevenin equivalent circuit)). Updated Switching Characteristics (Updated Note 5 (Included t <sub>HZBE</sub> and t <sub>LZB</sub> in the note)). Updated Ordering Information (Included operating range for CY7C1021BNL-15ZXI in ordering information table). | | *D | 3328634 | 26/07/2011 | AJU | Updated Features (Removed the information associated with speed bins -10 and -12). Removed the note "For best practice recommendations, refer to the Cypres application note, SRAM System Design Guidelines-AN1064." in page 1 and it reference in Functional Description. Updated Functional Description (Removed the information associated with speed bins -10 and -12). Updated Selection Guide (Removed the information associated with speed bins -10 and -12). Updated Electrical Characteristics (Removed the information associated with speed bins -10 and -12). Updated Switching Characteristics (Removed the information associated with speed bins -10 and -12). Updated Ordering Characteristics (Removed the information associated with speed bins -10 and -12). Updated Ordering Information. Added Acronyms and Units of Measure. Updated to new template. | | *E | 4125119 | 09/16/2013 | VINI | Updated Package Diagrams: spec 51-85082 – Changed revision from *C to *E. spec 51-85087 – Changed revision from *C to *E. Updated to new template. Completing Sunset Review. | | *F | 4545523 | 10/20/2014 | VINI | Updated Document Title to read as "CY7C1021BN, 1-Mbit (64 K × 16) Static RAM". Removed CY7C10211BN related information in all instances across the document. Updated Switching Characteristics: Removed "CY7C1021B" and retained "-15" in column heading "CY7C1021B-15". Added Note 8 and referred the same note in "Write Cycle". Added t <sub>PWE</sub> parameter and its details. Completing Sunset Review. | | *G | 4557296 | 10/31/2014 | VINI | Updated Switching Characteristics: Updated minimum and maximum values of t <sub>PWE</sub> parameter. | | *H | 4578500 | 12/16/2014 | VINI | Updated Ordering Information: Removed the prune part number CY7C1021BN-15VXE. | | * | 4984333 | 10/23/2015 | NILE | Updated to new template. Completing Sunset Review. | | *J | 5979549 | 11/29/2017 | AESATMP9 | Updated logo and copyright. | ## Sales, Solutions, and Legal Information #### **Worldwide Sales and Design Support** Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations. #### **Products** Wireless Connectivity ARM® Cortex® Microcontrollers cypress.com/arm Automotive cypress.com/automotive Clocks & Buffers cypress.com/clocks Interface cypress.com/interface Internet of Things cypress.com/iot Memory cypress.com/memory Microcontrollers cypress.com/mcu PS<sub>0</sub>C cypress.com/psoc Power Management ICs cypress.com/pmic Touch Sensing cypress.com/touch **USB Controllers** cypress.com/usb cypress.com/wireless #### PSoC® Solutions PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP | PSoC 6 #### **Cypress Developer Community** Forums | WICED IOT Forums | Projects | Video | Blogs | Training | Components ## **Technical Support** cypress.com/support © Cypress Semiconductor Corporation, 2006-2017. This document is the property of Cypress Semiconductor Corporation and its subsidiaries, including Spansion LLC ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress hereby grants you a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software (a) for Software provided in source code form, to modify and reproduce the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software in binary code form externally to end users (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited. TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. Cypress products are not designed, intended, or authorized for use as critical components in systems designed or intended for the operation of weapons, weapons systems, nuclear installations, life-support devices or systems, other medical devices or systems (including resuscitation equipment and surgical implants), pollution control or hazardous substances management, or other uses where the failure of the device or system could cause personal injury, death, or property damage ("Unintended Uses"). A critical component is any component of a device or system whose failure to perform can be reasonably expected to cause the failure of the device or system, or to affect its safety or effectiveness. Cypress is not liable, in whole or in part, and you shall and hereby do release Cypress from any claim, damage, or other liability arising from or related to all Unintended Uses of Cypress products. You shall indemnify and hold Cypress harmless from and against all claims, costs, damages, and other liabilities, including claims for personal injury or death, arising from or related to any Unintended Uses of Cypress products. Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, WICED, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners. Document Number: 001-06494 Rev. \*J Revised November 29, 2017 Page 16 of 16