Ph. 480-503-4295 | NOPP@FocusLCD.com ## TFT | CHARACTER | UWVD | FSC | SEGMENT | CUSTOM | REPLACEMENT # **TFT Display Module** Part Number E70RA1-FW1700-N ## Overview: - 7.0-inch TFT (165x100 ) - 1024 600 - 6/8-bit LVDS @ - ‡ u - All View - Transmissive - No Touch Panel - 1700 NITS - TFT IC: EK73215/EK79001 - RoHS Compliant ## Description This is a color active matrix TFT (Thin Film Transistor) LCD (Liquid Crystal Display) that uses amorphous silicon TFT as a switching device. This model is composed of a transmissive type TFT-LCD Panel, driver circuit and a backlight unit. The resolution of the 7.0" TFT-LCD contains 1024(RGB)x600 pixels and can display up to 16.7M colors. ### **TFT Features** Display Colors: 16.7M Interface: 6/8-bit LVDS | | Specification | Unit | Note | |---------------------------|------------------------------|---------|------| | General Information Items | Main Panel | Unit | Note | | TFT Display area (AA) | 154.21(H) x 85.92 (7.0 inch) | mm | - | | Driver Element | TFT active matrix | - | - | | Display Colors | 16.7M | colors | - | | Number of pixels | 1024(RGB)x600 | dots | - | | TFT Pixel arrangement | RGB vertical stripe | - | - | | Pixel Pitch | 0.1506 (H)x0.1432(V) | mm | - | | Viewing angle | ALL | o'clock | - | | TFT Controller IC | EK73215/EK79001 | - | - | | TFT Interface | 6/8-bit LVDS | - | - | | Display mode | Transmissive/ Normally Black | | - | | Operating temperature | -20 <b>~</b> +70 | °C | - | | Storage temperature | -30 <b>~</b> +80 | °C | - | ### **Mechanical Information** | Item | | Min | Тур. | Max | Unit | Note | |----------------|----------------|-----|------|-----|------|------| | Module<br>Size | Horizontal (H) | | 165 | | mm | - | | | Vertical (V) | | 100 | | mm | - | | | Depth (D) | | 5.88 | | mm | - | | | Weight | | 140 | | g | | ### 2. Outline Dimensions 3 ## 1. Block Diagram ## 3. Input Terminal Pin Assignment Recommended Connector: FH12S-40S-0.5SH(55) | NO. Symbol Description I/O 1 NC Not connected 2 VDD 3 VDD Digital power supply 4 NC Not connected 5 RESET Resest signal of the device. Active low. I 6 STBYB Standby mode. Pulled high. STBYB=1, normal operation mode. STBYB=0, timing controller with source driver off. The output is High-Z. I 7 GND Ground P 8 RXINO- -LVDS differential data input I 9 RXINI- +LVDS differential data input I 10 GND Ground P 11 RXINI- +LVDS differential data input I 12 RXINI- +LVDS differential data input I 15 RXINI- +LVDS differential data input I 16 GND Ground P 17 RXCLKN- +LVDS differential data input I 18 | Recommended Connector: FH125-405-0.55H(55) | | | | | | | | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|---------|---------------------------------------------------------------------|-----|--|--|--|--| | 2 VDD Digital power supply P 3 VDD Not connected 4 NC Not connected 5 RESET Reset signal of the device. Active low. 1 6 STBYB Standby mode. Pulled high. STBYB=1, normal operation mode. STBYB=0, timing controller with source driver off. The output is High-Z. 1 7 GND Ground P 8 RXINO- -LVDS differential data input 1 10 GND Ground P 11 RXIN1- -LVDS differential data input 1 11 RXIN1- -LVDS differential data input 1 11 RXIN1- -LVDS differential data input 1 12 RXIN1- +LVDS differential data input 1 13 GND Ground P 14 RXIN2- -LVDS differential data input 1 15 RXIN2+ +LVDS differential clock input 1 16 GND Ground P 17 RXCLKN- -LVDS differential clock input 1 18 RXCLKN+ +LVDS differential data input 1 20 RXIN3- -LVDS differential data input 1 21 | NO. | Symbol | Description | I/O | | | | | | P P P P P P P P P P | 1 | NC | Not connected | | | | | | | 4 NC Not connected 5 RESET Reset signal of the device. Active low. 6 STBYB Standby mode. Pulled high. STBYB=1, normal operation mode. STBYB=0, timing controller with source driver off. The output is High-Z. 7 GND Ground P RXINO+ - LVDS differential data input 1 1 1 1 1 1 1 1 1 | 2 | VDD | Digital nower supply | D | | | | | | 5 RESET Reset signal of the device. Active low. I 6 STBYB Standby mode. Pulled high. STBYB=1, normal operation mode. STBYB=0, timing controller with source driver off. The output is High-Z. I 7 GND Ground P 8 RXINO- - LVDS differential data input I 9 RXINO+ + LVDS differential data input I 10 GND Ground P 11 RXIN1- - LVDS differential data input I 12 RXIN1+ + LVDS differential data input I 13 GND Ground P 14 RXIN2- - LVDS differential data input I 15 RXIN2+ + LVDS differential clock input I 16 GND Ground P 17 RXCLKN- + LVDS differential clock input I 18 RXCLKN- + LVDS differential data input I 19 GND Ground P 20 RXIN3- - LVDS differential data input I 21 RXIN3- - LVDS differential clock input I <td>3</td> <td></td> <td>Digital power supply</td> <td>'</td> | 3 | | Digital power supply | ' | | | | | | STBYB Standby mode. Pulled high. STBYB=1, normal operation mode. STBYB=0, timing controller with source driver off. The output is High-Z. 7 GND Ground P 8 RXINO- | | | | | | | | | | SIBB controller with source driver off. The output is High-Z. 7 GND Ground PP 8 RXINO LVDS differential data input II 9 RXINO+ + LVDS differential data input II 10 GND Ground PP 11 RXIN1 LVDS differential data input II 12 RXIN1+ + LVDS differential data input II 13 GND Ground PP 14 RXIN2 LVDS differential data input II 15 RXIN2- + LVDS differential data input II 16 GND Ground PP 17 RXCLKN LVDS differential data input II 18 RXCLKN+ + LVDS differential data input II 19 GND Ground PP 20 RXIN3 LVDS differential clock input II 21 RXIN3+ + LVDS differential clock input II 22 GND Ground PP 23 NC Not connected II 4 NC Not connected PP 24 NC Not connected PP 25 GND Ground PP 26 NC Not connected PP 27 NC Not connected PP 28 SELB Input data format selection. SELB=0, 8-bit LVDS, SELB=1, 6-bit LVDS II 29 NC Not connected PP 30 GND Ground PP 31 LED- LED cathode pin of the backlight PP 33 LCD Vertical shift direction (source output) selection II 34 U/D Vertical shift direction (source output) selection II 35-38 NC Not connected II | 5 | RESET | | I | | | | | | Controller with source driver off. The output is High-Z. 7 GND Ground 8 RXINO LVDS differential data input 9 RXINO+ + LVDS differential data input 10 GND Ground P LI RXIN1 LVDS differential data input 11 RXIN1- + LVDS differential data input 12 RXIN1+ + LVDS differential data input 13 GND Ground P LA RXIN2 LVDS differential data input 14 RXIN2 LVDS differential data input 15 RXIN2+ + LVDS differential data input 16 GND Ground P LA RXIN2 LVDS differential data input 17 RXCLKN LVDS differential clock input 18 RXCLKN+ - LVDS differential clock input 19 GND Ground P LA RXIN3 LVDS differential data input 10 GND Ground P LA RXIN3 LVDS differential data input 11 RXIN3+ + LVDS differential data input 11 RXIN3+ + LVDS differential data input 11 RXIN3+ + LVDS differential data input 11 RXIN3+ + LVDS differential data input 11 RXIN3+ - LVDS differential data input 12 GND Ground P LA RXIN3 LVDS differential data input 11 RXIN3+ - LVDS differential data input 12 RXIN3 LVDS differential data input 13 RXIN3 LVDS differential data input 14 RXIN3 LVDS differential data input 15 RXIN3 LVDS differential data input 16 GND Ground P D D GROUND P D D GROUND P D D OND D OND GROUND P D D D OND GROUND P D D D D OND GROUND P D D D D D D D D D D D D D D D D D D | 6 | STRVR | | | | | | | | 8 RXINO- - LVDS differential data input I 9 RXINO+ + LVDS differential data input I 10 GND Ground P 11 RXINI- - LVDS differential data input I 12 RXINI+ + LVDS differential data input I 13 GND Ground P 14 RXIN2- - LVDS differential data input I 15 RXIN2+ + LVDS differential data input I 16 GND Ground P 17 RXCLKN- - LVDS differential clock input I 18 RXCLKN+ + LVDS differential clock input I 19 GND Ground P 20 RXIN3- - LVDS differential data input I 21 RXIN3- - LVDS differential data input I 21 RXIN3- - LVDS differential data input I 22 GND Ground P 23 NC Not connected 24 NC Not connected | | 31616 | | | | | | | | 9 RXINO+ + LVDS differential data input I 10 GND Ground P 11 RXIN1- - LVDS differential data input I 12 RXIN1+ + LVDS differential data input I 13 GND Ground P 14 RXIN2- - LVDS differential data input I 16 GND Ground P 17 RXCLKN- - LVDS differential clock input I 18 RXCLKN+ - LVDS differential clock input I 19 GND Ground P 20 RXIN3- - LVDS differential data input I 21 RXIN3- - LVDS differential data input I 21 RXIN3- - LVDS differential data input I 22 GND Ground P 23 NC Not connected 24 NC Not connected 25 GND Ground P 26 | 7 | | | Р | | | | | | 10 | 8 | RXIN0- | • | I | | | | | | 11 RXIN1- - LVDS differential data input I 12 RXIN1+ + LVDS differential data input I 13 GND Ground P 14 RXIN2- - LVDS differential data input I 15 RXIN2+ + LVDS differential data input I 16 GND Ground P 17 RXCLKN- - LVDS differential clock input I 18 RXCLKN+ + LVDS differential clock input I 19 GND Ground P 20 RXIN3- - LVDS differential data input I 21 RXIN3+ + LVDS differential data input I 21 RXIN3+ + LVDS differential data input I 21 RXIN3+ + LVDS differential data input I 22 GND Ground P 23 NC Not connected 24 NC Not connected 25 GND Ground P < | 9 | RXIN0+ | + LVDS differential data input | I | | | | | | 12 RXIN1+ + LVDS differential data input I 13 GND Ground P 14 RXIN2- - LVDS differential data input I 15 RXIN2+ + LVDS differential data input I 16 GND Ground P 17 RXCLKN+ - LVDS differential clock input I 18 RXCLKN+ + LVDS differential clock input I 19 GND Ground P 20 RXIN3- - LVDS differential data input I 21 RXIN3- - LVDS differential data input I 21 RXIN3- - LVDS differential data input I 21 RXIN3- - LVDS differential data input I 21 RXIN3- - LVDS differential data input I 21 RXIN3- - LVDS differential data input I 22 GND Ground P 23 NC Not connected 24 NC Not connected 25 GND Ground P <tr< td=""><td>10</td><td>_</td><td></td><td>Р</td></tr<> | 10 | _ | | Р | | | | | | 13GNDGroundP14RXIN2-<br>1- LVDS differential data inputI15RXIN2+<br>1+ LVDS differential data inputI16GNDGroundP17RXCLKN-<br>1- LVDS differential clock inputI18RXCLKN+<br>1+ LVDS differential clock inputI19GNDGroundP20RXIN3-<br>1- LVDS differential data inputI21RXIN3+<br>2+ LVDS differential data inputI22GNDGroundP23NCNot connected24NCNot connected25GNDGroundP26NCNot connected27NCNot connected28SELBInput data format selection. SELB=0, 8-bit LVDS, SELB=1, 6-bit LVDSI29NCNot connected30GNDGroundP31LED-<br>LED cathode pin of the backlightP32LED-<br>LED cathode pin of the backlightP33L/R<br>U/DVertical shift direction (source output) selectionI35-38NCNot connected39LED+<br>LED anode pin of the backlightP | 11 | | • | I | | | | | | 14 RXIN2- - LVDS differential data input I 15 RXIN2+ + LVDS differential data input I 16 GND Ground P 17 RXCLKN- - LVDS differential clock input I 18 RXCLKN+ + LVDS differential clock input I 19 GND Ground P 20 RXIN3- - LVDS differential data input I 21 RXIN3+ + LVDS differential data input I 21 RXIN3+ + LVDS differential data input I 22 GND Ground P 23 NC Not connected 24 NC Not connected 25 GND Ground P 26 NC Not connected 27 NC Not connected 28 SELB Input data format selection. SELB=0, 8-bit LVDS, SELB=1, 6-bit LVDS I 29 NC Not connected 30 GND Ground P 31 | 12 | RXIN1+ | + LVDS differential data input | I | | | | | | 15RXIN2+<br>GND+ LVDS differential data inputI16GNDGroundP17RXCLKN-<br>10- LVDS differential clock inputI18RXCLKN+<br>19+ LVDS differential clock inputI19GNDGroundP20RXIN3-<br>20- LVDS differential data inputI21RXIN3+<br>21+ LVDS differential data inputI22GNDGroundP23NCNot connected24NCNot connected25GNDGroundP26NCNot connected27NCNot connected28SELBInput data format selection. SELB=0, 8-bit LVDS, SELB=1, 6-bit LVDSI29NCNot connected30GNDGroundP31LED-LED cathode pin of the backlightP32LED-LED cathode pin of the backlightP33L/RHorizontal shift direction (source output) selectionI34U/DVertical shift direction (gate output) selectionI35-38NCNot connected39LED+LED anode pin of the backlightP | 13 | | | Р | | | | | | 16GNDGroundP17RXCLKN-<br>18- LVDS differential clock inputI18RXCLKN+<br>19+ LVDS differential clock inputI19GNDGroundP20RXIN3-<br>20- LVDS differential data inputI21RXIN3+<br>21+ LVDS differential data inputI22GNDGroundP23NCNot connected24NCNot connected25GNDGroundP26NCNot connected27NCNot connected28SELBInput data format selection. SELB=0, 8-bit LVDS, SELB=1, 6-bit LVDSI29NCNot connected30GNDGroundP31LED-LED cathode pin of the backlightP32LED-LED cathode pin of the backlightP33L/RHorizontal shift direction (source output) selectionI34U/DVertical shift direction (gate output) selectionI35-38NCNot connected39LED+LED anode pin of the backlightP | | RXIN2- | - LVDS differential data input | l | | | | | | 17RXCLKN-<br>18- LVDS differential clock inputI18RXCLKN+<br>19+ LVDS differential clock inputI19GND<br>20GroundP20RXIN3-<br>21- LVDS differential data inputI21RXIN3+<br>22+ LVDS differential data inputI22GND<br>23GroundP23NC<br>24Not connected24NC<br>25Not connected25GND<br>26GroundP26NC<br>27Not connected27NC<br>29Not connected28SELB<br>29Input data format selection. SELB=0, 8-bit LVDS, SELB=1, 6-bit LVDSI29NC<br>30Not connected31LED-<br>31LED cathode pin of the backlightP32LED-<br>33LED cathode pin of the backlightP33L/R<br>34Horizontal shift direction (source output) selectionI35-38NC<br>39Not connected39LED+<br>30LED anode pin of the backlightP | 15 | RXIN2+ | + LVDS differential data input | 1 | | | | | | 18 RXCLKN+ + LVDS differential clock input I 19 GND Ground P 20 RXIN3- - LVDS differential data input I 21 RXIN3+ + LVDS differential data input I 22 GND Ground P 23 NC Not connected 24 NC Not connected 25 GND Ground P 26 NC Not connected 27 NC Not connected 28 SELB Input data format selection. SELB=0, 8-bit LVDS, SELB=1, 6-bit LVDS I 29 NC Not connected 30 GND Ground P 31 LED- LED cathode pin of the backlight P 32 LED- LED cathode pin of the backlight P 33 L/R Horizontal shift direction (source output) selection I 34 U/D Vertical shift direction (gate output) selection I 35-38 NC Not connected </td <td>16</td> <td>GND</td> <td>Ground</td> <td>Р</td> | 16 | GND | Ground | Р | | | | | | 19GNDGroundP20RXIN3-<br>20- LVDS differential data inputI21RXIN3+<br>21+ LVDS differential data inputI22GNDGroundP23NCNot connected24NCNot connected25GNDGroundP26NCNot connected27NCNot connected28SELBInput data format selection. SELB=0, 8-bit LVDS, SELB=1, 6-bit LVDSI29NCNot connected30GNDGroundP31LED-LED cathode pin of the backlightP32LED-LED cathode pin of the backlightP33L/RHorizontal shift direction (source output) selectionI34U/DVertical shift direction (gate output) selectionI35-38NCNot connected39LED+LED anode pin of the backlightP | 17 | RXCLKN- | - LVDS differential clock input | 1 | | | | | | 20 RXIN3 LVDS differential data input | 18 | RXCLKN+ | + LVDS differential clock input | 1 | | | | | | 21RXIN3++ LVDS differential data inputI22GNDGroundP23NCNot connected24NCNot connected25GNDGroundP26NCNot connected27NCNot connected28SELBInput data format selection. SELB=0, 8-bit LVDS, SELB=1, 6-bit LVDSI29NCNot connected30GNDGroundP31LED-LED cathode pin of the backlightP32LED-LED cathode pin of the backlightP33L/RHorizontal shift direction (source output) selectionI34U/DVertical shift direction (gate output) selectionI35-38NCNot connected39LED+LED anode pin of the backlightP | 19 | GND | Ground | Р | | | | | | 22GNDGroundP23NCNot connected24NCNot connected25GNDGroundP26NCNot connected27NCNot connected28SELBInput data format selection. SELB=0, 8-bit LVDS, SELB=1, 6-bit LVDSI29NCNot connected30GNDGroundP31LED-LED cathode pin of the backlightP32LED-LED cathode pin of the backlightP33L/RHorizontal shift direction (source output) selectionI34U/DVertical shift direction (gate output) selectionI35-38NCNot connected39LED+LED anode pin of the backlightP | 20 | RXIN3- | - LVDS differential data input | I | | | | | | NC Not connected NC Not connected STANC NOT CONNECTED N | 21 | RXIN3+ | + LVDS differential data input | 1 | | | | | | 24NCNot connected25GNDGroundP26NCNot connected27NCNot connected28SELBInput data format selection. SELB=0, 8-bit LVDS, SELB=1, 6-bit LVDSI29NCNot connected30GNDGroundP31LED-LED cathode pin of the backlightP32LED-LED cathode pin of the backlightP33L/RHorizontal shift direction (source output) selectionI34U/DVertical shift direction (gate output) selectionI35-38NCNot connected39LED+LED anode pin of the backlightP | 22 | GND | Ground | Р | | | | | | 25 GND Ground P 26 NC Not connected 27 NC Not connected 28 SELB Input data format selection. SELB=0, 8-bit LVDS, SELB=1, 6-bit LVDS I 29 NC Not connected 30 GND Ground P 31 LED- LED cathode pin of the backlight P 32 LED- LED cathode pin of the backlight P 33 L/R Horizontal shift direction (source output) selection I 34 U/D Vertical shift direction (gate output) selection I 35-38 NC Not connected 39 LED+ LED anode pin of the backlight P | 23 | NC | Not connected | | | | | | | 26NCNot connected27NCNot connected28SELBInput data format selection. SELB=0, 8-bit LVDS, SELB=1, 6-bit LVDSI29NCNot connected30GNDGroundP31LED-LED cathode pin of the backlightP32LED-LED cathode pin of the backlightP33L/RHorizontal shift direction (source output) selectionI34U/DVertical shift direction (gate output) selectionI35-38NCNot connected39LED+LED anode pin of the backlightP | 24 | NC | Not connected | | | | | | | 27NCNot connected28SELBInput data format selection. SELB=0, 8-bit LVDS, SELB=1, 6-bit LVDSI29NCNot connected30GNDGroundP31LED-LED cathode pin of the backlightP32LED-LED cathode pin of the backlightP33L/RHorizontal shift direction (source output) selectionI34U/DVertical shift direction (gate output) selectionI35-38NCNot connected39LED+LED anode pin of the backlightP | 25 | GND | Ground | Р | | | | | | 28SELBInput data format selection. SELB=0, 8-bit LVDS, SELB=1, 6-bit LVDSI29NCNot connected30GNDGroundP31LED-LED cathode pin of the backlightP32LED-LED cathode pin of the backlightP33L/RHorizontal shift direction (source output) selectionI34U/DVertical shift direction (gate output) selectionI35-38NCNot connected39LED+LED anode pin of the backlightP | 26 | NC | Not connected | | | | | | | 29NCNot connected30GNDGroundP31LED-LED cathode pin of the backlightP32LED-LED cathode pin of the backlightP33L/RHorizontal shift direction (source output) selectionI34U/DVertical shift direction (gate output) selectionI35-38NCNot connected39LED+LED anode pin of the backlightP | 27 | NC | Not connected | | | | | | | 30GNDGroundP31LED-LED cathode pin of the backlightP32LED-LED cathode pin of the backlightP33L/RHorizontal shift direction (source output) selectionI34U/DVertical shift direction (gate output) selectionI35-38NCNot connected39LED+LED anode pin of the backlightP | 28 | SELB | Input data format selection. SELB=0, 8-bit LVDS, SELB=1, 6-bit LVDS | I | | | | | | 31 LED- LED cathode pin of the backlight P 32 LED- LED cathode pin of the backlight P 33 L/R Horizontal shift direction (source output) selection I 34 U/D Vertical shift direction (gate output) selection I 35-38 NC Not connected 39 LED+ LED anode pin of the backlight P | 29 | NC | Not connected | | | | | | | 32 LED- LED cathode pin of the backlight P 33 L/R Horizontal shift direction (source output) selection I 34 U/D Vertical shift direction (gate output) selection I 35-38 NC Not connected 39 LED+ LED anode pin of the backlight P | 30 | GND | Ground | Р | | | | | | 33 L/R Horizontal shift direction (source output) selection I 34 U/D Vertical shift direction (gate output) selection I 35-38 NC Not connected 39 LED+ LED anode pin of the backlight P | 31 | LED- | LED cathode pin of the backlight | Р | | | | | | 34U/DVertical shift direction (gate output) selectionI35-38NCNot connected39LED+LED anode pin of the backlightP | 32 | LED- | LED cathode pin of the backlight | Р | | | | | | 35-38 NC Not connected 39 LED+ LED anode pin of the backlight P | 33 | L/R | Horizontal shift direction (source output) selection | 1 | | | | | | 39 LED+ LED anode pin of the backlight P | 34 | U/D | Vertical shift direction (gate output) selection | I | | | | | | | 35-38 | NC | Not connected | | | | | | | 40 LED+ LED anode pin of the backlight P | 39 | LED+ | LED anode pin of the backlight | Р | | | | | | | 40 | LED+ | LED anode pin of the backlight | Р | | | | | I: Input, O: Output, P: Power #### NOTE: When L/R = 0, right to left scan direction. When L/R=1, left to right scan direction When U/D=0, top to bottom scan direction When U/D=1, bottom to top scan direction ## 4. LCD Optical Characteristics ## 4.1 Optical Specifications | 4.1 Optical Specifications | | | | | | | | | | |----------------------------|-------------------|----------------|----------------------|--------|--------|--------|---------|--------|--| | Item | | Symbol | Condition | Min | Тур. | Max | Unit | Note | | | Color Gan | nut | S% | | 45 | 50 | | % | (3) | | | Contrast R | atio | CR | | 600 | 800 | | % | (2) | | | Response Time | Rising<br>Falling | Tr+Tr | | | 25 | 40 | ms | (4) | | | | White | W <sub>X</sub> | θ=0 | 0.2926 | 0.2953 | 0.2971 | | | | | | vviiite | $W_{Y}$ | Normal viewing angle | 0.3230 | 0.3253 | 0.3288 | | | | | | Dod | R <sub>X</sub> | | 0.5907 | 0.5910 | 0.5912 | | /F\/6\ | | | Color Filter | Red | $R_Y$ | | 0.3517 | 0.3524 | 0.3526 | | | | | Chromaticity | Cuasu | $G_X$ | | 0.3090 | 0.3095 | 0.3098 | | (5)(6) | | | | Green | $G_Y$ | | 0.5488 | 0.5490 | 0.5501 | ] | | | | | Dlue | B <sub>X</sub> | | 0.1512 | 0.1518 | 0.1520 | | | | | | Blue | B <sub>Y</sub> | | 0.1037 | 0.1042 | 0.1048 | | | | | | | ΘL | | | 85 | | | | | | Viouing Anglo | Hor. | ΘR | CR≥10 | | 85 | | dograac | (1)(6) | | | Viewing Angle | | ΘТ | | | 85 | | degrees | (1)(6) | | | | Ver. | ΘВ | | | 85 | - | | | | | Option View Di | rection | ALL | | | | | | | | #### **Optical Specification Reference Notes:** (1) Definition of Viewing Angle: The viewing angle is the angle at which the contrast ratio is greater than 10. The viewing angles are determined for the horizontal or 3,9 o'clock direction and the vertical or 6,12 o'clock direction with respect to the optical axis which is normal to the LCD surface. (2) Definition of Contrast Ratio (Cr): measured at the center point of panel. The contrast ratio (Cr) measured on a module, is the ratio between the luminance (Lw) in a full white area (R=G=B=1) and the luminance (Ld) in a dark area (R=G=B=0). $$Cr = \frac{Lw}{Ld}$$ (3) Definition of transmittance (T%): The transmittance of the panel including the polarizers is measured with electrical driving. The equation for transmittance Tr is: $$Tr = \frac{It}{Io} \times 100\%$$ Io = the brightness of the light source. It = the brightness after panel transmission (4) Definition of Response Time (Tr, Tf): The rise time 'Tr' is defined as the time for luminance to change from 90% to 10% as a result of a change of the electrical condition. The fall time 'Tf' is defined as the time for luminance to change from 10% to 90% as a result of a change of the electrical condition. #### (5) Definition of Color Gamut: Measuring machine CFT-01. NTSC's Primaries: R(x,y,Y),G(x,y,Y), B(x,y,Y). FPM520 of Westar Display Technologies, INC., which utilized SR-3 for Chromaticity and BM-5A for other optical characteristics. The color chromaticity shall be calculated from the spectral data measured with all pixels first in red, green, blue and white. Measurements shall be made at the center of the panel. Fig. 1931 CIE chromacity diagram Color gamut: $S = \frac{\text{Area of RGB triangle}}{\text{Area of NTSC triangle}} \times 100\%$ #### (6) Definition of Optical Measurement Setup: The LCD module should be stabilized at a given temperature for 20 minutes to avoid abrupt temperature change during measuring. In order to stabilize the luminance, the measurement should be executed after lighting backlight for 20 minutes. ## 5. TFT Electrical Characteristics ## 5.1 Absolute Maximum Rating (Ta=25 °C, VSS=0V) | Characteristics | Symbol | Min | Max | Unit | |------------------------|--------|------|-----|------| | Digital Supply Voltage | VDD | -0.3 | 6 | V | | Operating Temperature | ТОР | -20 | +70 | °C | | Storage Temperature | TST | -30 | +80 | °C | NOTE: If the absolute maximum rating of the above parameters is exceeded, even momentarily, the quality of the product may be degraded. Absolute maximum ratings specify the values which the product may be physically damaged if exceeded. Be sure to use the product within the range of the absolute maximum ratings. #### **5.2** DC Electrical Characteristics | Characteristics | Symbol | Min | Тур. | Max | Unit | Note | |------------------------|--------|---------|------|--------|------|------| | Digital Supply Voltage | VDD | 3.0 | 3.3 | 3.6 | V | | | Normal Mode Current | IDD | | 120 | 240 | mA | | | Level Input Voltage | VIH | 0.7VDD | | VDD | V | | | Level input voitage | VIL | 0 | | 0.3VDD | V | | | Level Output Voltage | VOH | VDD-0.4 | | | V | | | Level Output Voltage | VOL | 0 | | 0.4 | V | | ## 5.3 LED Backlight Characteristics | Item | Symbol | Min | Тур. | Max | Unit | Note | |-----------------|--------|------|-------|-----|-------|--------------| | Forward Current | IF | 180 | 540 | | mA | | | Forward Voltage | VF | | 9.6 | | V | | | LCM Luminance | LV | 1650 | 1700 | | cd/m2 | Note 3 | | LED lifetime | Hr | | 50000 | | hour | Note1<br>& 2 | | Uniformity | AVg | 80 | | | % | Note 3 | The back-light system is edge-lighting type with 27 white LEDs. Note 1: LED lifetime (Hr) can be defined as the time in which it continues to operate under the condition: Ta=25±3 °C, typical IL value indicated in the above table until the brightness becomes less than 50%. Note 2: The "LED lifetime" is defined as the module brightness decrease to 50% original brightness at $Ta=25^{\circ}C$ and IL=540mA. The LED lifetime could be decreased if operating IL is larger than 540mA. The constant current driving method is suggested. Note 3: Luminance Uniformity of these 9 points is defined as below: Uniformity = minimum luminance in 9 points(1-9) maximum luminance in 9 points(1-9) ## 6. Timing Characteristics #### **6.1 AC Electrical Characteristics** | Parameter | Symbol | Min | Тур. | Max | Unit | Note | |------------------------|--------|------|--------------|------|------|------| | Clock Frequency | RxFCLK | 40.8 | 51.2 | 67.2 | MHz | | | Input data skew margin | Trskm | 500 | | | ps | | | Clock high time | TLVCH | | 4/(7*RxFCLK) | | ns | | | Clock low time | TLVCL | | 3/(7*RxFCLK) | -1 | ns | | ## 6.2 Input Clock and Data Timing Diagram Figure 6.1: Clock and Data Input Diagram ### **6.3 DC Electrical Characteristics** | Parameter | Symbol | Min | Тур. | Max | Unit | Note | |----------------------------------------------|--------|--------|------|-------------|------|------------| | Differential Input High Threshold<br>Voltage | RxVтн | | | +0.1 | V | | | Differential Input Low Threshold<br>Voltage | RxVTL | -0.1 | | | V | RxVCM=1.2V | | Input Voltage Range (single ended) | RxVIN | 0 | | 2.4 | V | | | Differential Input Common Mode<br>Voltage | RxVCM | VID /2 | | 2.4- VID /2 | V | | | Differential Voltage | VID | 0.2 | | 0.6 | V | | | Differential Input Leakage Current | RVxliz | -10 | | +10 | uA | | Figure 6.2: Single-End and Differential Signals Diagram ## 6.4 Horizontal and Vertical Timing Characteristics | Parameter | Symbol | Min | Тур. | Max | Unit | Note | |-------------------------|--------|------|------|------|------|-------------------| | Clock Frequency | fclk | 40.8 | 51.2 | 67.2 | MHz | Frame rate = 60Hz | | Horizontal Display Area | thd | 1024 | 1024 | 1024 | DCLK | | | HS Period Time | th | 1114 | 1344 | 1400 | DCLK | | | HS Blanking | thb | 90 | 320 | 376 | DCLK | | | Vertical Display Area | tvd | 600 | 600 | 699 | Н | | | VS Period Time | tv | 610 | 635 | 800 | Н | | | VS Blanking | thb | 10 | 35 | 200 | Н | | ### 6.5 Data Input Format Figure 6:3 6-bit LVDS Input Format Diagram Figure 6.4: 8-bit LVDS Input Format Diagram Note: Support DE timing mode only. Sync mode is not supported. ## 7. Cautions and Handling Precautions ### 7.1 Handling and Operating the Module - 1. When the module is assembled, it should be attached to the system firmly. Do not warp or twist the module during assembly work. - 2. Protect the module from physical shock or any force. In addition to damage, this may cause improper operation or damage to the module and back-light unit. - 3. Note that polarizer is very fragile and could be easily damaged. Do not press or scratch the surface. - 4. Do not allow drops of water or chemicals to remain on the display surface. If you have the droplets for a long time, staining and discoloration may occur. - 5. If the surface of the polarizer is dirty, clean it using some absorbent cotton or soft cloth. - 6. The desirable cleaners are water, IPA (Isopropyl Alcohol) or Hexane. Do not use ketene type materials (ex. Acetone), Ethyl alcohol, Toluene, Ethyl acid or Methyl chloride. It might permanent damage to the polarizer due to chemical reaction. - 7. If the liquid crystal material leaks from the panel, it should be kept away from the eyes or mouth. In case of contact with hands, legs, or clothes, it must be washed away thoroughly with soap. - 8. Protect the module from static; it may cause damage to the CMOS ICs. - 9. Use fingerstalls with soft gloves in order to keep display clean during the incoming inspection and assembly process. - 10. Do not disassemble the module. - 11. Protection film for polarizer on the module shall be slowly peeled off just before use so that the electrostatic charge can be minimized. - 12. Pins of I/F connector shall not be touched directly with bare hands. - 13. Do not connect, disconnect the module in the "Power ON" condition. - 14. Power supply should always be turned on/off by the item Power On Sequence & Power Off Sequence. #### 7.2 Storage and Transportation - 1. Do not leave the panel in high temperature, and high humidity for a long time. It is highly recommended to store the module with temperature from 0 to 35 °C and relative humidity of less than 70% - 2. Do not store the TFT-LCD module in direct sunlight. - 3. The module shall be stored in a dark place. When storing the modules for a long time, be sure to adopt effective measures for protecting the modules from strong ultraviolet radiation, sunlight, or fluorescent light. - 4. It is recommended that the modules should be stored under a condition where no condensation is allowed. Formation of dewdrops may cause an abnormal operation or a failure of the module. In particular, the greatest possible care should be taken to prevent any module from being operated where condensation has occurred inside. - 5. This panel has its circuitry FPC on the bottom side and should be handled carefully in order not to be stressed.