## **General Description** The DS1863 controls and monitors all the burst-mode transmitter and video receiver biasing functions for a passive optical network (PON) transceiver. It has an APC loop with tracking-error compensation that provides the reference for the laser driver's bias current and a temperature-indexed lookup table (LUT) that controls the modulation current. It continually monitors for high output current, high bias current, and low and high transmit power with its internal fast comparators to ensure that laser shutdown for eye safety requirements are met without adding external components. Five ADC channels monitor VCC, internal temperature, and three external monitor inputs (MON1, MON2, MON3) that can be used to meet transmitter and receive monitoring requirements. ## **Applications** BPON, GPON, and GEPON Burst-Mode Transmitters Laser Control and Monitoring **Broadband Local Access** ## **Features** - **♦ Meets BPON, GPON, and GEPON Timing** Requirements for Burst-Mode Transceivers - ♦ Bias Current Control Provided by APC Loop with **Tracking Error Compensation** - ♦ Modulation Current Is Controlled by a **Temperature-Indexed Lookup Table** - ♦ Supports 0dB, -3dB, -6dB Power Leveling **Settings with No Additional Calibration** - ♦ Internal Direct-to-Digital Temperature Sensor - **♦** Five Analog Monitor Channels: Temperature, V<sub>CC</sub>, MON1, MON2, and MON3 - **♦** Comprehensive Fault Management System with Maskable Laser Shutdown Capability - **♦ Two-Level Password Access to Protect Calibration Data** - ♦ 120 Bytes of Password 1 (PW1) Protected **Nonvolatile Memory** - ♦ 128 Bytes of Password 2 (PW2) Protected **Nonvolatile Memory** - **♦** I<sup>2</sup>C-Compatible Interface for Calibration and Monitoring - ♦ Operating Voltage: 2.85V to 3.9V - ♦ Operating Temperature: -40°C to +95°C - **♦** 16-Pin, Lead-Free TSSOP Package ## Pin Configuration ## **Ordering Information** | PART | TEMP RANGE | PIN-PACKAGE | |-------------|----------------|-------------| | DS1863E+ | -40°C to +95°C | 16 TSSOP | | DS1863E+T&R | -40°C to +95°C | 16 TSSOP | +Denotes a lead(Pb)-free/RoHS-compliant package. T&R = Tape and reel. ## **ABSOLUTE MAXIMUM RATINGS** | Voltage on V <sub>CC</sub> , SDA and SCL Pin Relative to Ground0.5V to 6V | Operating Temperature Range40°C to +95°C Programming Temperature Range0°C to +70°C | |---------------------------------------------------------------------------|------------------------------------------------------------------------------------| | Voltage on BEN, TX-D, TX-F, MON1–MON3, | Storage Temperature Range55°C to +125°C | | BMD Relative to Ground0.5V to V <sub>CC</sub> + 0.5V | Soldering TemperatureSee J-STD-020 specification | | (subject to not exceeding +6V) | | Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ## RECOMMENDED OPERATING CONDITIONS $(T_A = -40^{\circ}C \text{ to } +95^{\circ}C, \text{ unless otherwise noted.})$ | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP MAX | UNITS | |------------------------------------------|-------------------|------------|-----------------------|-----------------------|-------| | Supply Voltage | Vcc | (Note 1) | +2.85 | 3.9 | V | | High-Level Input Voltage (SDA, SCL, BEN) | V <sub>IH:1</sub> | | 0.7 x V <sub>CC</sub> | V <sub>CC</sub> + 0.3 | V | | Low-Level Input Voltage (SDA, SCL, BEN) | V <sub>IL:1</sub> | | -0.3 | 0.3 x V <sub>CC</sub> | V | | High-Level Input Voltage (TX-D) | V <sub>IH:2</sub> | | 2.0 | V <sub>CC</sub> + 0.3 | V | | Low-Level Input Voltage (TX-D) | V <sub>IL:2</sub> | | -0.3 | 0.8 | V | ## **ELECTRICAL CHARACTERISTICS** ( $V_{CC}$ = +2.85V to +3.9V, $T_A$ = -40°C to +95°C, unless otherwise noted.) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |----------------------------------------|-------------------|--------------------------------|-----------------------|-----|------|-------| | Supply Current | Icc | (Notes 1, 2) | | 5 | 7 | mA | | Output Leakage (SDA, TX-F) | ILO | | | | 1 | μΑ | | Low-Level Output Voltage | Voi | I <sub>OL</sub> = 4mA | | | 0.4 | V | | (SDA, TX-F, FETG) | V <sub>OL</sub> | I <sub>OL</sub> = 6mA | | | 0.6 | V | | High-Level Output Voltage (FETG) | VoH | I <sub>OH</sub> = 4mA (Note 2) | V <sub>CC</sub> - 0.4 | | | V | | FETG Before Recall | | (Note 3) | | 10 | 100 | nA | | Input Leakage Current (SCL, BEN, TX-D) | I <sub>LI:1</sub> | | | | 1 | μΑ | | Digital Power-On Reset | POD | | 1.0 | | 2.2 | V | | Analog Power-On Reset | POA | | 2.1 | | 2.75 | V | ## **ANALOG INPUT CHARACTERISTICS (BMD)** ( $V_{CC} = +2.85V$ to +3.9V, $T_A = -40^{\circ}C$ to $+95^{\circ}C$ , unless otherwise noted.) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |----------------------------------------|--------|-------------------------|-------|------|-------|-------| | BMD Full-Scale Voltage Range | VAPC | (Note 4) | | 2.5 | | V | | Resolution | | (Note 4) | | 8 | | bits | | V <sub>APC</sub> Error | | $T_A = +25$ °C (Note 5) | -1.75 | | +1.75 | %FS | | V <sub>APC</sub> Integral Nonlinearity | | | -1 | | +1 | LSB | | VAPC Differential Nonlinearity | | | -1 | | +1 | LSB | | V <sub>APC</sub> Temp Drift | | | -2.5 | | +2.5 | %FS | | Input Resistance | | | 35 | 50.0 | 65 | kΩ | ## **ANALOG OUTPUT CHARACTERISTICS** (V<sub>CC</sub>= +2.85V to +3.9V, T<sub>A</sub> = -40°C to +95°C, unless otherwise noted.) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |--------------------------------------------|------------------|---------------------------------------|-------|------|-------|-------| | BIAS Current | IBIAS | (Note 1) | | 1.2 | | mA | | IBIAS Shutdown Current | IBIAS:OFF | | | 10 | 100 | nA | | Voltage at IBIAS | | | 0.7 | 1.2 | 1.4 | V | | MOD Full-Scale Voltage | V <sub>MOD</sub> | (Note 6) | | 1.25 | | V | | MOD Output Impedance | | (Note 7) | | 3.14 | | kΩ | | V <sub>MOD</sub> Error | | $T_A = +25^{\circ}C \text{ (Note 8)}$ | -1.25 | | +1.25 | %FS | | V <sub>MOD</sub> Integral Nonlinearity | | | -1 | | +1 | LSB | | V <sub>MOD</sub> Differential Nonlinearity | | | -1 | • | +1 | LSB | | V <sub>MOD</sub> Temperature Drift | | | -2 | • | +2 | %FS | ## CONTROL LOOP AND QUICK-TRIP TIMING CHARACTERISTICS $(V_{CC} = +2.85V \text{ to } +3.9V, T_A = -40^{\circ}\text{C to } +95^{\circ}\text{C}, \text{ unless otherwise noted.})$ | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |--------------------------------|-----------------|------------|-----|-----|-----|-----------------| | First BMD Sample Following BEN | tFIRST | (Note 9) | | | | | | Remaining Updates During BEN | trep | (Note 9) | | | | | | BEN High Time | tBEN:HIGH | | 420 | | | ns | | BEN Low Time | tBEN:LOW | | 96 | | | ns | | BIAS and MOD Turn-Off Delay | toff | | | | 5 | μs | | BIAS and MOD Turn-On Delay | ton | | | | 5 | μs | | FETG Turn-On Delay | tFETG:ON | | | | 5 | μs | | FETG Turn-Off Delay | tFETG:OFF | | | | 5 | μs | | Binary Search Time | tSEARCH | (Note 10) | 5 | | 13 | BIAS<br>Samples | | ADC Round-Robin Time | t <sub>RR</sub> | | | | 65 | ms | ## **ANALOG VOLTAGE MONITORING** ( $V_{CC} = +2.85V$ to +3.9V, $T_A = -40$ °C to +95°C, unless otherwise noted.) | PARAMETER | | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |---------------------------------------------------------------|----------------------------------------------------|----------|-----------------------------------|-----|--------|-----|-------| | ADC Reso | olution | | | | 13 | | Bits | | Input/Supply Accuracy<br>(MON1, MON2, MON3, V <sub>CC</sub> ) | | ACC | At factory setting | | 0.25 | 0.5 | %FS | | Update Ra<br>MON2, Mo | ate for Temperature, MON1,<br>ON3, V <sub>CC</sub> | tFRAME:1 | | | 52 | 70 | ms | | Input/Supp<br>(MON1, M | oly Offset<br>ON2, MON3, V <sub>CC</sub> ) | Vos | (Note 11) | | 0 | 5 | LSB | | Factory | MON1, MON2, MON3 | | | | 2.5 | | V | | Setting | V <sub>CC</sub> | | Full scales are user programmable | | 6.5536 | | | ## I<sup>2</sup>C AC ELECTRICAL CHARACTERISTICS $(V_{CC} = +2.85V \text{ to } +3.9V, T_A = -40^{\circ}\text{C to } +95^{\circ}\text{C}, \text{ unless otherwise noted, see Figure 9.})$ | PARAMETER | SYMBOL | CONDITIONS | MIN TYP | MAX | UNITS | |------------------------------------------------|----------------|------------|------------------------|-----|-------| | SCL Clock Frequency | fscl | (Note 12) | 0 | 400 | kHz | | Clock Pulse-Width Low | tLOW | | 1.3 | | μs | | Clock Pulse-Width High | tHIGH | | 0.6 | | μs | | Bus Free Time Between STOP and START Condition | tBUF | | 1.3 | | μs | | START Hold Time | thd:Sta | | 0.6 | | μs | | START Setup Time | tsu:sta | | 0.6 | | μs | | Data-In Hold Time | thd:dat | | 0 | 0.9 | μs | | Data-In Setup Time | tsu:dat | | 100 | | ns | | Rise Time of Both SDA and SCL Signals | t <sub>R</sub> | (Note 13) | 20 + 0.1C <sub>B</sub> | 300 | ns | | Fall Time of Both SDA and SCL Signals | t <sub>F</sub> | (Note 13) | 20 + 0.1C <sub>B</sub> | 300 | ns | | STOP Setup Time | tsu:sto | | 0.6 | | μs | | Capacitive Load for Each Bus Line | CB | (Note 13) | | 400 | рF | | EEPROM Write Time | t₩ | (Note 14) | | 20 | ms | ## **NONVOLATILE MEMORY CHARACTERISTICS** $(V_{CC} = +2.85V \text{ to } +3.9V, \text{ unless otherwise noted.})$ | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |---------------------|--------|------------|--------|-----|-----|-------| | EEPROM Write Cycles | | +70°C | 50,000 | | | | - Note 1: All voltages are referenced to ground. Currents into the IC are positive and out of the IC are negative. - **Note 2:** Digital Inputs are at rail. FETG is disconnected SDA = SCL = 1. - **Note 3:** See the *Safety Shutdown (FETG) Output* section for details. - **Note 4:** Eight ranges allow the full-scale range to change from 625mV to 2.5V. - **Note 5:** This specification applies to the expected full-scale value for the selected range. See the Comp Ranging byte for available full-scale ranges. - **Note 6:** Eight ranges allow the full-scale range to change from 312.5mV to 1.25V. - **Note 7:** The output impedance of the DS1863 is proportional to its scale setting. For instance, if using the 1/2 scale, the output impedance would be $1.5k\Omega$ . - **Note 8:** This specification applies to the expected full-scale value for the selected range. See the Mod Ranging byte for available full-scale ranges. - Note 9: See the APC/Quick-Trip Sample Timing section for details. - **Note 10:** Assuming an appropriate initial step is programmed that would cause the power to exceed the APC set point within 4 steps, the bias current will be within 1% within the time specified by the binary search time. - Note 11: Guaranteed by design. - Note 12: I<sup>2</sup>C interface timing shown is for fast-mode (400kHz) operation. This device is also backward-compatible with I<sup>2</sup>C standard-mode timing. - Note 13: C<sub>B</sub>—total capacitance of one bus line in picofarads. - Note 14: EEPROM write begins after a STOP condition occurs. ## Typical Operating Characteristics $(V_{CC} = 3.3V, T_A = +25^{\circ}C, unless otherwise noted.)$ ## **Pin Description** | PIN | NAME | DESCRIPTION | |-----|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | BEN | Burst Enable Input. Triggers the sampling of the APC and Quick-trip monitors. | | 2 | TX-D | Transmit Disable Input. Disables BIAS and MOD outputs. | | 3 | N.C. | No Connection | | 4 | TX-F | Transmit Fault Output. Open-drain. | | 5 | FETG | Output to FET Gate. Signals an external N or P Channel MOSFET to enable/disable the laser's current. | | 6 | SDA | I <sup>2</sup> C Serial Data I/O | | 7 | SCL | I <sup>2</sup> C Serial Clock Input | | 8 | GND | Ground | | 9 | MON1 | External Analog Inputs. The voltage at these pins is digitized by the internal analog-to-digital converter | | 10 | MON2 | and can be read through the I2C interface. Alarm and warning values can be assigned to interrupt the | | 11 | MON3 | processor based on the ADC result. | | 12 | GND | Ground | | 13 | BIAS | Bias Current Output. This current DAC generates the bias current reference for the MAX3643. | | 14 | MOD | Modulation Output Voltage. This 8-bit voltage output has 8 full-scale ranges from 1.25V to 0.3125V. This pin is connected to the MAX3643's VMSET input to control the modulation current. | | 15 | BMD | Monitor Diode Input (Feedback Voltage, Transmit Power Monitor) | | 16 | Vcc | Power Supply Input | ## **Block Diagram** ## **Typical Operating Circuit** ## Detailed Description The DS1863 integrates the control and monitoring functionality required to implement a PON system using Maxim's MAX3643 compact burst mode laser driver. The compact laser driver solution offers a considerable cost benefit by integrating control and monitoring features in low power CMOS process, while leaving only the high speed portions to the laser driver IC. #### **APC Control** BIAS current is controlled by an Average Power Control (APC) loop. The APC loop uses digital techniques to overcome the difficulties associated with controlling burst mode systems. The APC loop's feedback is the monitor diode (BMD) current, which is converted to a voltage using an external resistor. The feedback voltage is compared to an 8-bit scaleable voltage reference, which determines the APC set point of the system. Scaling of the reference voltage along with the modulation output can be utilized to implement GPON power leveling. The DS1863 has a Lookup Table to allow the APC set point to change as a function of temperature to compensate for Tracking Error (TE). The TE LUT (Table 05h), has 36 entries that determine the APC setting in 4°C windows between -40°C to +100°C. Ranging of the APC DAC is possible by programming a single byte in Table 02h. ### **Modulation Control** The MOD voltage is controlled using an internal temperature indexed Lookup Table. The MOD output is an 8-bit scaleable voltage output that interfaces with the MAX3643's VMSET input. An external resistor to ground from the MAX3643's MODSET pin sets the maximum current the voltage at VMSET input can produce for a given output range. This resistor value should be chosen to produce the maximum modulation current the laser type requires over temperature. The modulation LUT can be programmed in 2°C increments over the -40°C to +102°C range to provide temperature compensation for the laser's modulation. The modulation DAC's scaling can be used (with APC scaling) to implement GPON power leveling with a single LUT that works for all three power levels. Ranging of the MOD DAC is possible by programming a single byte in Table 02h. ## BIAS and MOD Output During Initial Power-Up On power-up the modulation and bias outputs will remain off until $V_{\rm CC}$ is above $V_{\rm POA}$ , a temperature conversion has been completed, and if the $V_{\rm CC}$ LO ADC alarm is enabled, then a $V_{\rm CC}$ conversion above the customer defined $V_{\rm CC}$ low alarm level has cleared the $V_{\rm CC}$ low alarm. Once all of these conditions are satis- fied, the MOD output will be enabled with the value determined by the temperature conversion and the modulation LUT. When the MOD output is enabled and BEN is high, the IBIAS DAC output will be turned on to a value equal to ISTEP (see above). The start-up algorithm checks if this bias current causes a feedback voltage above the APC set-point, and if it does not it continues increasing the IBIAS by ISTEP until the APC set-point is exceeded. When the APC set point is exceeded, the device will begin a binary search to quickly reach the bias current corresponding to the proper power level. After the binary search is completed the APC integrator is enabled, and single LSB steps are taken to tightly control the average power. All quick-trip and ADC alarm flags are masked until the binary search is completed. However, the BIAS MAX alarm is monitored during this time to prevent the bias output from exceeding MAX IBIAS. During the bias current initialization, the bias current is not allowed to exceed MAX IBIAS. If this occurs during the ISTEP sequence then the binary search routine is enabled. If MAX IBIAS is exceeded during the binary search, then the next smaller step is activated. ISTEP or binary increments that would cause IBIAS to exceed MAX IBIAS are not taken. Many of the alarm sources are likely to trip Figure 1. DS1863 Power-Up. during start-up. Masking the alarms until the completion of the binary search prevents false alarms. ISTEP is programmed by the customer using the Startup Step register. This value should be programmed to the maximum safe current increase that is allowable during start-up. If this value is programmed too low, the DS1863 will still operate, but it could take significantly longer for the algorithm to converge and hence to control the average power. If a fault is detected, and TX-D is toggled to re-enable the outputs, the DS1863 will power up following a similar sequence to an initial power up. The only difference is that the DS1863 already has determined the present temperature, so the tinit time is not required for the DS1863 to recall the APC and MOD set points from EEPROM. ## BIAS and MOD Output as a Function of Transmit Disable (TX-D) If TX-D is asserted (logic 1) during operation, the outputs will immediately turn off (tOFF). When TX-D is deasserted (logic 0), the DS1863 will turn on the MOD output with the value associated with the present temperature, and initialize the IBIAS using the same search algorithm as done at start-up. Soft TX-D (Lower Memory, Register 6Eh) when asserted would allow a software control identical to the TX-D pin. Figure 2. TX-D Timing (Output Disabled During Normal Operating Conditions). #### APC/Quick-Trip Shared Comparator Timing The DS1863's input comparator is shared between the APC control loop and the three quick-trip alarms (HTXP, LTXP and HBIAS). The comparator polls the alarms in a round-robin multiplexed sequence. Six of every eight of the comparator readings will be used for APC Loop bias current control. The other two updates will be used to check the HTXP/LTXP (Monitor Diode voltage) and the HBIAS (MON1) signals against the internal APC and BIAS reference. The HTXP/LTXP comparison will check HTXP if the last bias-update comparison was above the APC set-point, and LTXP if the last bias update comparison was below the APC set-point. The DS1863 has a programmable comparator sample time based on an internally generated clock to facilitate a wide variety of external filtering options suitable for burst mode transmitter data rates between 155Mbits/s and 1250Mbits/s. The rising edge of burst enable (BEN) triggers the sample to occur, and the Sample Rate register determines the delay. The internal clock is asynchronous to BEN, causing a 100ns uncertainty as to when the first sample will occur following BEN. After the first sample occurs, subsequent samples will occur on a regular interval. The following sample rate options are available. | SR <sub>3</sub> -SR <sub>0</sub> | MINIMUM TIME<br>FROM BEN TO FIRST<br>SAMPLE (tFIRST)<br>±50ns | REPEATED SAMPLE<br>PERIOD FOLLOWING<br>FIRST SAMPLE (tREP) | |----------------------------------|---------------------------------------------------------------|------------------------------------------------------------| | 0000b | 350ns | 800ns | | 0001b | 550ns | 1200ns | | 0010b | 750ns | 1600ns | | 0011b | 950ns | 2000ns | | 0100b | 1350ns | 2800ns | | 0101b | 1550ns | 3200ns | | 0110b | 1750ns | 3600ns | | 0111b | 2150ns | 4400ns | | 1000b | 2950ns | 6000ns | | 1001b* | 3150ns | 6400ns | <sup>\*</sup>All codes greater than 1001b (1010b-111b) use the maximum sample time of code 1001b. Comparisons of the HTXP, LTXP, and HBIAS quick-trip alarms will not occur during the burst enable low time. Any quick-trip alarm that is detected will by default remain active until a subsequent comparator sample shows the condition no longer exists. A second bias current monitor compares the DS1863's bias current DAC's code to a digital value stored in the MAX IBIAS register. This comparison is made every bias current update to ensure that a high bias current will be quickly detected. Figure 3. APC/Quick-Trip Alarm Sample Timing. ## **Monitors And Fault Detection** ### **Monitors** Monitoring functions on the DS1863 include four quicktrip comparators and five ADC channels This monitoring combined with the interrupt masks determines when/if the DS1863 shuts down its outputs and triggers the TX-F and FETG outputs. All of the monitoring levels and interrupt masks are user programmable with the exception of POA, which trips at a fixed range and is non-maskable for safety reasons. ### Four Quick-Trip Monitors And Alarms Four quick-trip monitors are provided to detect potential laser safety issues. These monitor - 1) High Bias Current (HBIAS) - 2) Low Transmit Power (LTXP) - 3) High Transmit Power (HTXP) - 4) Max Output Current (MAX IBIAS) The high and low transmit power quick-trip registers (HTXP and LTXP) set the thresholds used to compare against the BMD voltage to determine if the transmit power is within specification. The HBIAS quick-trip compares the MON1 input (generally from the MAX3643 bias monitor output) against its threshold setting to determine if the present bias current is above specification. The Max Bias quick-trip is a digital comparison that determines if the Bias Output code indicates the bias current is above specification. The bias current will not be allowed to exceed the value set in this register. When the DS1863 detects the bias is at the limit it will set the BIAS MAX status bit and hold the bias current at the MAX IBIAS level. The guick-trips are routed to the TX-F and FETG outputs via interrupt masks to allow combinations of these alarms to be used to trigger these outputs. Any time FETG is triggered the DS1863 will also disable its outputs. All the quick-trip alarm levels and masks are programmable through the I<sup>2</sup>C interface. #### Five ADC Monitors And Alarms The ADC monitors five channels that measure temperature (internal temp sensor), V<sub>CC</sub>, MON1, MON2, and MON3 using an analog multiplexer to measure them round robin with a single ADC. Each channel has a customer programmable full scale range and offset value that will be factory programmed to default value (see below). Additionally, MON1, MON2, and MON3 have the ability to right shift results by up to 7 bits before the results are compared to alarm thresholds or read over the I<sup>2</sup>C bus. This allows customers with specified ADC ranges to calibrate the ADC full scale to a factor of 1/2<sup>n</sup> of their specified range to measure small signals. The DS1863 can then right shift the results by n bits to maintain the bit weight of their specification. ## **ADC Default Monitor Full Scale Ranges** | SIGNAL (UNITS) | + FS<br>SIGNAL | + FS<br>HEX | - FS<br>SIGNAL | - FS<br>HEX | |-------------------------|----------------|-------------|----------------|-------------| | Temperature (°C) | 127.996 | 7FFF | -128 | 8000 | | V <sub>CC</sub> (V) | 6.5528 | FFF8 | OV | 0000 | | MON1, MON2,<br>MON3 (V) | 2.4997 | FFF8 | OV | 0000 | The ADC results (after right shifting, if used) are compared to high alarm thresholds (to check if the results exceeded this threshold), the low alarm thresholds (to check if the ADC results are below this threshold) and the warning threshold after each conversion (20 comparisons total), and the corresponding alarms are set which can be used to trigger the TX-F or FETG outputs. These ADC thresholds are user programmable via the I<sup>2</sup>C interface, as are the masking registers that can be used to prevent the alarms from triggering the TX-F and FETG outputs. See below for more detail on the TX-F and FETG outputs. #### ADC Timing There are five analog channels that are digitized in a round robin fashion in the order shown in Figure 4. The total time required to convert all five channels is t<sub>RR</sub> (see electrical specifications for details). ## Right Shifting A/D Conversion Result If the weighting of the ADC digital reading must conform to a Predetermined Full-Scale (PFS) value defined by a specification, then right shifting can be used to adjust the PFS analog measurement range while maintaining the weighting of the ADC results. The DS1863's range is wide enough to cover all requirements; when maximum input value is far short of the FS value, right shifting can be used to obtain greater accuracy. For instance, the maximum voltage might be 1/8 of the specified PFS value, so only 1/8 of the converter's range is effective over this range. An alternative is to calibrate the ADC's full scale range to 1/8 the readable PFS value and use a right-shift value of 3. With this implementation, the resolution of the measurement has increased by a factor of 8, and because the result is digitally divided by 8 by right shifting, the bit weight of the measurement still meets the standard. The right shift operation on the A/D converter results is carried out based on the contents of Right Shift Control Registers (Table 02h Registers 8Eh to 8Fh) in EEPROM. Three analog channels: MON1 to MON3 each have 3 bits allocated to set the number of right shifts. Up to 7 right shift operations are allowed and will be executed as a part of every conversion before the results are compared to the high and low alarm levels, or loaded into their corresponding measurement registers 62h to 69h. This is true during the setup of internal calibration as well as during subsequent data conversions. ## Transmit Fault (TX-F) Output The TX-F output has masking registers for the five ADC alarms and the four QT alarms to select which comparisons cause it to assert. In addition, the FETG alarm is selectable via the TX-F mask to cause TX-F to assert. All alarms, with the exception of FETG, will only cause TX-F to remain active while the alarm condition persists. However, the TX-F latch bit can enable the TX-F output to remain active until it is cleared by the TX-F reset bit, TX-D, soft TX-D, or by power cycling the part. If the FETG output is configured to trigger TX-F, then it is indicating that the DS1863 is in shutdown, and will require TX-D, soft TX-D, or cycling power to reset. The ADC and Quick-trip alarms (with the exception of BIAS MAX) are ignored for the first 8-10 bias current updates during power up. Only enabled alarms will activate TX-F. The following table shows TX-F as a function of TX-D and the alarm sources. ## TX-F as a Function of TX-D and Alarm Sources | V <sub>CC</sub> > V <sub>POA</sub> | TX-D | NON-MASKED<br>TX-F ALARM | TX-F | |------------------------------------|------|--------------------------|------| | No | Х | X | 1 | | Yes | 0 | 0 | 0 | | Yes | 0 | 1 | 1 | | Yes | 1 | X | 0 | ## Safety Shutdown (FETG) Output The FETG output has masking registers (separate from TX-F) for the five ADC alarms and the four QT alarms to select which comparisons cause it to assert. Unlike TX-F, Figure 4. ADC Round-Robin Timing. If $V_{CC}$ low alarm is set for either the TX-F or FETG output, the Round Robin timing will cycle between only TEMP and $V_{CC}$ . Figure 5. DS1863 TX-F Timing. FETG output is always latched in case it is triggered by an unmasked alarm condition. Its output polarity is programmable to allow an external N or P MOSFET to open during alarms to shut off the laser diode current. If the FETG output triggers indicating the DS1863 is in shutdown, then it requires TX-D, soft TX-D, or cycling power to be reset. Under all conditions when the analog outputs are re-initialized after being disabled, all the alarms with the exception of the $V_{CC}$ low ADC alarm will be cleared. The $V_{CC}$ low alarm must remain active to prevent the output from attempting to operate when inadequate $V_{CC}$ exists to operate the laser driver. Once adequate $V_{CC}$ is present to clear the $V_{CC}$ low alarm, the outputs will be enabled following the same sequence as power up. As mentioned before the FETG is an output used to disable the laser current via a series N or P MOSFET. This requires that the FETG output is capable of sinking or sourcing current. Because the DS1863 will not know if it should sink or source current before VCC exceeds VPOA, which triggers the EE recall, this output will be high impedance when VCC is below VPOA. (see "Low Voltage Operation" section for details and diagram). The application circuit must use a pull-up or pull-down resistor on this pin that pulls FETG to the alarm/shutdown state (high for a PMOS, low for a NMOS). Once VCC is above VPOA, the DS1863 will pull the FETG output to the state determined by the FETG DIR bit (Table 02h, Register 89h). FETG DIR will be 0 if an NMOS is used and 1 if a PMOS is used. ## FETG and MOD and BIAS Outputs as a Function of TX-D and Alarm Sources | V <sub>CC</sub> > V <sub>POA</sub> | TX-D | NON-MASKED<br>FETG ALARM | FETG | MOD AND<br>BIAS<br>OUTPUTS | |------------------------------------|------|--------------------------|----------|----------------------------| | Yes | 0 | 0 | FETG DIR | Enabled | | Yes | 0 | 1 | FETG DIR | Disabled | | Yes | 1 | X | FETG DIR | Disabled | ## Determining Alarm Causes Using The I<sup>2</sup>C Interface To determine the cause of the TX-F or FETG alarm, the system processor can read the DS1863's Alarm Trap Bytes (ATB) through the I<sup>2</sup>C interface (in Table 01h). The ATB have a bit for each alarm. Any time an alarm occurs, regardless of the mask bit's state, the DS1863 sets the corresponding bit in the ATB. Active ATB bits will remain set until written to zeros via the I<sup>2</sup>C interface. On power up the ATB will be zeros until alarms dictate otherwise. ### Die Identification DS1863 will have an ID hard coded to its die. Two registers (Table 02h bytes 86h–87h) are assigned for this feature. Byte 86h will read 63h to identify the part as the DS1863, byte 87h will read to A1h (for A1 die revision). ### **Low-Voltage Operation** The DS1863 contains two Power-On Reset (POR) levels. The lower level is a Digital POR (VPOD) and the Figure 6. FETG/Modulation and Bias Timing (Fault Condition Detected). higher level is an Analog POR (VPOA). At start up, before the supply voltage rises above V<sub>POA</sub>, the outputs are disabled (FETG and BIAS outputs are high impedance, MOD is low), all SRAM outputs are low (including Shadowed EEPROM), and all analog circuitry is disabled. When VCC reaches VPOA, the SEE is recalled, and the analog circuitry is enabled. While VCC remains above VPOA, the device is in its normal operating state, and it responds based on its nonvolatile configuration. If during operation VCC falls below VPOA, but is still above VPOD, then the SRAM will retain the SEE settings from the first SEE recall, but the device analog will be shut down and the outputs disabled. FETG will be driven to its alarm state defined by the FETG DIR bit (Table 02h, Register 89h). If the supply voltage recovers back above VPOA, then the device will immediately resume normal functioning. If the supply voltage falls below VPOD, then the device SRAM will be placed in its default state and another SEE recall will be required to reload the nonvolatile settings. The EEPROM recall will occur the next time VCC next exceeds VPOA. Figure 7 shows the sequence of events as the voltage varies. Any time $V_{CC}$ is above $V_{POD}$ , the $I^2C$ interface can be used to determine if $V_{CC}$ is below the $V_{POA}$ level. This is accomplished by checking the RDYB bit in the Status (6Eh) byte. RDYB is set when V<sub>CC</sub> is below V<sub>POA</sub>; when V<sub>CC</sub> rises above V<sub>POA</sub> RDYB is timed (within 500µs) to go to 0, at which point the part is fully functional. For all Device Addresses sourced from EEPROM (Byte 8Ch, Table 01h in memory) the default Device Address is A2h until VCC exceeds VPOA allowing the device address to be recalled from the EEPROM. ### Power-On Analog (POA) POA holds the DS1863 in reset until V<sub>CC</sub> is at a suitable level (V<sub>CC</sub> > V<sub>POA</sub>) for the part to accurately measure with its ADC and compare analog signals with its quick-trip monitors. Because V<sub>CC</sub> cannot be measured by the ADC when V<sub>CC</sub> is less than V<sub>POA</sub>, POA also asserts the V<sub>CC</sub> low alarm, which must be cleared by a V<sub>CC</sub> ADC conversion that is greater than the customer programmable V<sub>CC</sub> low ADC limit. This prevents the TX-F and FETG outputs from glitching during a slow power up. The TX-F and FETG output will not latch until there is a conversion above V<sub>CC</sub> low limit. The POA alarm is non-maskable. The TX-F, and FETG outputs shuts off any time V<sub>CC</sub> is below V<sub>POA</sub>. See *Low Voltage Operation* section for more information. Figure 7. DS1863 Digital and Analog Power-On Reset. ## DS1863 Memory Map ## **Memory Organization** The DS1863 features six memory banks that include the following. The **Lower Memory** is addressed from 00h to 7Fh and contains alarm and warning thresholds, flags, masks, several control registers, password entry area (PWE), and the Table Select byte. The Table Select Byte determines which Table (01h–05h) will be mapped into the upper memory locations. **Table 01h** primarily contains user EEPROM (with PW1 level access) as well as some Alarm and Warning status bytes. **Table 02h** is a multifunction space that contains Configuration registers, scaling and offset values, Passwords, interrupt registers as well as other miscellaneous control bytes. **Table 03h** is strictly user EEPROM that is protected by a PW2 level password. **Table 04h** contains a temperature indexed Look up Table (LUT) for control of the modulation voltage. The modulation LUT can be programmed in 2°C increments over the -40°C to +102°C range. Access to this register is protected by a PW2 level password. **Table 05h** contains another LUT which allows the APC set point to change as a function of temperature to compensate for Tracking Error (TE). This TE LUT, has 36 entries that determine the APC setting in 4°C windows between -40°C to 100°C. Access to this register is protected by a PW2 level password. Complete detail of each byte's function, as well as Read/Write permissions for each Byte for each table is provided in the *Register Descriptions* sections. ### **Shadowed EEPROM** Many nonvolatile (NV) memory locations (listed within the *Detailed Register Description* section) are actually Shadowed-EEPROM which are controlled by the SEEB bit in Table 02h, Byte 80h. The DS1863 incorporates Shadowed EEPROM memory locations for key memory addresses that may be rewritten many times. By default the Shadowed EEPROM Bit, SEEB, is not set and these locations act as ordinary EEPROM. By setting SEEB these locations function like SRAM cells, which allow an infinite number of write cycles without concern of wearing out the EEPROM. This also eliminates the requirement for the EEPROM write time, twn. Because changes made with SEEB enabled do not affect the EEPROM, these changes are not retained through power cycles. The power-up value is the last value written with SEEB disabled. This function can be used to limit the number of EEPROM writes during calibration or to change the monitor thresholds periodically during normal operation helping to reduce the number of times EEPROM is written. The Memory Map description indicates which locations are shadowed-EEPROM. Figure 8. DS1863 Memory Map. ## I<sup>2</sup>C Definitions **Master Device:** The master device controls the slave devices on the bus. The master device generates SCL clock pulses, START and STOP conditions. **Slave Devices:** Slave devices send and receive data at the master's request. **Bus Idle or Not Busy:** Time between STOP and START conditions when both SDA and SCL are inactive and in their logic-high states. When the bus is idle it often initiates a low-power mode for slave devices. **START Condition:** A START condition is generated by the master to initiate a new data transfer with a slave. Transitioning SDA from high to low while SCL remains high generates a START condition. See the timing diagram for applicable timing. **STOP Condition:** A STOP condition is generated by the master to end a data transfer with a slave. Transitioning SDA from low to high while SCL remains high generates a STOP condition. See the timing diagram for applicable timing. **Repeated START Condition:** The master can use a repeated START condition at the end of one data transfer to indicate that it will immediately initiate a new data transfer following the current one. Repeated STARTS are commonly used during read operations to identify a specific memory address to begin a data transfer. A repeated START condition is issued identically to a normal START condition. See the timing diagram for applicable timing. **Bit Write:** Transitions of SDA must occur during the low state of SCL. The data on SDA must remain valid and unchanged during the entire high pulse of SCL plus the setup and hold-time requirements (Figure 9). Data is shifted into the device during the rising edge of the SCL. **Bit Read:** At the end of a write operation, the master must release the SDA bus line for the proper amount of setup time before the next rising edge of SCL during a bit read. The device shifts out each bit of data on SDA at the falling edge of the previous SCL pulse and the data bit is valid at the rising edge of the current SCL pulse. Remember that the master generates all SCL clock pulses including when it is reading bits from the slave. Acknowledgement (ACK and NACK): An Acknowledgement (ACK) or Not Acknowledge (NACK) is always the 9th bit transmitted during a byte transfer. The device receiving data (the master during a read or the slave during a write operation) performs an ACK by transmitting a zero during the 9th bit. A device performs a NACK by transmitting a one during the 9th bit. Timing for the ACK and NACK is identical to all other bit writes. An ACK is the acknowledgment that the device is properly receiving data. A NACK is used to terminate a read sequence or as an indication that the device is not receiving data. **Byte Write:** A byte write consists of 8 bits of information transferred from the master to the slave (most significant bit first) plus a 1-bit acknowledgement from the slave to the master. The 8 bits transmitted by the mas- ter are done according to the bit write definition and the acknowledgement is read using the bit read definition. **Byte Read:** A byte read is an 8-bit information transfer from the slave to the master plus a 1-bit ACK or NACK from the master to the slave. The 8 bits of information that are transferred (most significant bit first) from the slave to the master are read by the master using the bit read definition, and the master transmits an ACK using the bit write definition to receive additional data bytes. The master must NACK the last byte read to terminate communication so the slave will return control of SDA to the master. **Slave Address Byte:** Each slave on the $I^2C$ bus responds to a slave addressing byte (Figure 10) sent immediately following a START condition. The slave address byte contains the slave address in the most significant 7 bits and the $R\overline{W}$ bit in the least significant bit. The DS1863's slave address can be configured to any value between 00h to FEh using the Device Address Byte (Table 02h, Register 8Ch). The user also has to set the ASEL bit (Table 02h, Register 89h) for this address to be active. The default address is A2h (see Figure 10). By writing the correct slave address with $R/\overline{W}=0$ , the master indicates it will write data to the slave. If $R/\overline{W}=1$ , the master will read data from the slave. If an incorrect slave address is written, the DS1863 will assume the master is communicating with another I²C device and ignore the communications until the next START condition is sent. **Memory Address:** During an I<sup>2</sup>C write operation, the master must transmit a memory address to identify the memory location where the slave is to store the data. The memory address is always the second byte transmitted during a write operation following the slave address byte. Figure 9. I<sup>2</sup>C Timing Diagram. Figure 10. DS1863 Slave Address Byte (Default) ## I<sup>2</sup>C Communication Writing a Single Byte to a Slave: The master must generate a START condition, write the slave address byte (R/W=0), write the byte of data, and generate a STOP condition. The master must read the slave's acknowledgement during all byte write operations. Writing Multiple Bytes to a Slave: To write multiple bytes to a slave, the master generates a start condition, writes the slave address byte ( $R/\overline{W}=0$ ), writes the memory address, writes up to 8 data bytes, and generates a stop condition. The DS1863 writes 1 to 8 bytes (1 page or row) with a single write transaction. This is internally controlled by an address counter that allows data to be written to consecutive addresses without transmitting a memory address before each data byte is sent. The address counter limits the write to one 8-byte page (one row of the memory map). Attempts to write to additional pages of memory without sending a stop condition between pages results in the address counter wrapping around to the beginning of the present row. **Example:** A 3-byte write starts at address 06h and writes three data bytes (11h, 22h, and 33h) to three "consecutive" addresses. The result is that addresses 06h and 07h would contain 11h and 22h, respectively, and the third data byte, 33h, would be written to address 00h. To prevent address wrapping from occurring, the master must send a stop condition at the end of the page, then wait for the bus-free or EEPROM-write time to elapse. Then the master can generate a new start condition, and write the slave address byte ( $R/\overline{W}=0$ ) and the first memory address of the next memory row before continuing to write data. Acknowledge Polling: Any time an EEPROM location is written, the DS1863 requires the EEPROM write time (tw) after the STOP condition to write the contents of the byte of data to EEPROM. During the EEPROM write time, the device will not acknowledge its slave address because it is busy. It is possible to take advantage of that phenomenon by repeatedly addressing the DS1863, which allows the next page to be written as soon as the DS1863 is ready to receive the data. The alternative to acknowledge polling is to wait for a maximum period of tw to elapse before attempting to write again to the device. **EEPROM Write Cycles:** When EEPROM writes occur to the memory, the DS1863 will write to all three EEPROM memory locations, even if only a single byte was modified. Because all three bytes are written, the bytes that were not modified during the write transaction are still subject to a write cycle. This can result in all three bytes being worn out over time by writing a single byte repeatedly. The DS1863's EEPROM write cycles are specified in the *NV Memory Characteristics* table. The specification shown is at the worst-case temperature. If zero-crossing detection is enabled, EEPROM write cycles cannot begin until after the zero-crossing detection is complete. **Reading a Single Byte from a Slave:** To read a single byte from the slave, the master generates a START condition, writes the slave address byte with $R/\overline{W}=1$ , reads the data byte with a NACK to indicate the end of the transfer, and generates a STOP condition. When a single byte is read, it will always be the Potentiometer 0 value. Reading Multiple Bytes from a Slave: The read operation can be used to read multiple bytes with a single transfer. When reading bytes from the slave, the master simply ACKs the data byte if it desires to read another byte before terminating the transaction. After the master reads the last byte, it NACKs to indicate the end of the transfer and generates a STOP condition. The first byte read will be the Potentiometer 0 Wiper Setting. The next byte will be the Potentiometer 1 Wiper Setting. The third byte is the Configuration Register byte. If an ACK is issued by the master following the Configuration Register byte, then the DS1863 will send the Potentiometer 0 Wiper Setting again. This round robin reading will occur as long as each byte read is followed by an ACK from the master. ## **Lower Memory Register Map** This register map shows each byte/word in terms of the row it is on in the memory. The first byte in the row is located in memory at the row address (hexadecimal) in the left most column. Each subsequent byte on the row is one/ two memory locations beyond the previous byte/word's address. A total of eight bytes are present on each row. For more information about each of these bytes see the corresponding register description. | | LOWER MEMORY | | | | | | | | | | | | | | |-------|-----------------------------|-------------|----------------|----------------------|----------|----------|--------------------|----------|------------|--|--|--|--|--| | ROW | ROW | WOR | RD 0 | WOF | RD 1 | WO | RD 2 | WO | RD 3 | | | | | | | (HEX) | NAME | BYTE 0/8 | BYTE 1/9 | BYTE 2/A | BYTE 3/B | BYTE 4/C | BYTE 5/D | BYTE 6/E | BYTE 7/F | | | | | | | 00 | <1>THRESHOLDO | TEMP AI | LARM HI | TEMP AL | ARM LO | TEMP V | /ARN HI | TEMP W | /ARN LO | | | | | | | 08 | <1>THRESHOLD1 | VCC AL | ALARM HI VCC A | | ARM LO | VCC W | ARN HI | VCC W | ARN LO | | | | | | | 10 | <1>THRESHOLD2 | MON1 A | LARM HI | MON1 AL | ARM LO | MON1 V | VARN HI | MON1 V | VARN LO | | | | | | | 18 | <1>THRESHOLD3 | MON2 A | LARM HI | MON2 AL | ARM LO | MON2 V | VARN HI | MON2 V | VARN LO | | | | | | | 20 | <1>THRESHOLD4 | MON3 A | LARM HI | MON3 AL | ARM LO | MON3 V | VARN HI | MON3 V | VARN LO | | | | | | | 28 | <1>SHADOWED EE | SEE | | | | | | 30 | <1>PW2 EE | | | | | | | 38 | <1>PW2 EE | | | | | | | 40 | <1>PW2 EE | | | | | | | 48 | <1>PW2 EE | | | | | | | 50 | <1>PW2 EE | | | | | | | 58 | <1>PW2 EE | | | | | | | 60 | <2>ADC VALUES0 | TEMP | VALUE | VCC VALUE MON1 VALUE | | VALUE | MON2 | VALUE | | | | | | | | 68 | <0> ADC VALUES <sub>1</sub> | <2>MON | 3 VALUE | <2>RESE | ERVED | <2>RES | RESERVED <0>STATUS | | <3>UPDATE | | | | | | | 70 | <2>ALARM/WARN | ALARM3 | ALARM2 | ALARM1 | ALARM0 | WARN3 | WARN2 | RESE | SERVED | | | | | | | 78 | <0>TABLE SELECT | <6>RESERVED | <6>RESERVED | <6>RESERVED | <6>PW | E MSB | <6>PW | /E LSB | <5>TBL SEL | | | | | | | Access Code | <0> | <1> | <2> | <3> | <4> | <5> | <6> | <7> | <8> | <9> | <10> | <11> | |--------------|------------------------|-----|-----|-------------------------------|-------------------|-----|-----|-----|-----|-----|------|------| | Read Access | See each | All | All | All | PW2 | All | N/A | PW1 | PW2 | N/A | PW2 | All | | Write Access | bit/byte<br>separately | PW2 | N/A | All and<br>DS1863<br>Hardware | PW2 +<br>mode bit | All | All | PW1 | PW2 | PW2 | N/A | PW1 | ## Table 01h. Register Map | | TABLE 01h (PW1) | | | | | | | | | | | | | | |-------|-----------------|----------|----------|--------------------|--------------------|----------|-------------------|----------|----------|--|--|--|--|--| | ROW | ROW | WOF | RD 0 | WOR | RD 1 | WOR | RD 2 | WOR | RD 3 | | | | | | | (HEX) | NAME | BYTE 0/8 | BYTE 1/9 | BYTE 2/A | BYTE 3/B | BYTE 4/C | BYTE 5/D | BYTE 6/E | BYTE 7/F | | | | | | | 80 | <7>PW1 EE | | | | | | | 88 | <7>PW1 EE | | | | | | | 90 | <7>PW1 EE | | | | | | | 98 | <7>PW1 EE | | | | | | | A0 | <7>PW1 EE | | | | | | | A8 | <7>PW1 EE | | | | | | | В0 | <7>PW1 EE | | | | | | | B8 | <7>PW1 EE | | | | | | | C0 | <7>PW1 EE | | | | | | | C8 | <7>PW1 EE | | | | | | | D0 | <7>PW1 EE | | | | | | | D8 | <7>PW1 EE | | | | | | | E0 | <7>PW1 EE | | | | | | | E8 | <7>PW1 EE | | | | | | | F0 | <7>PW1 EE | | | | | | | F8 | <11>ALARM TRAP | ALARM3 | ALARM2 | ALARM <sub>1</sub> | ALARM <sub>0</sub> | WARN3 | WARN <sub>2</sub> | RESE | RVED | | | | | | | Access Code | <0> | <1> | <2> | <3> | <4> | <5> | <6> | <7> | <8> | <9> | <10> | <11> | |--------------|------------------------|-----|-----|-------------------------------|-------------------|-----|-----|-----|-----|-----|------|------| | Read Access | See each | All | All | All | PW2 | All | N/A | PW1 | PW2 | N/A | PW2 | All | | Write Access | bit/byte<br>separately | PW2 | N/A | All and<br>DS1863<br>Hardware | PW2 +<br>mode bit | All | All | PW1 | PW2 | PW2 | N/A | PW1 | ## Table 02h. Register Map | | TABLE 02h (PW2) | | | | | | | | | | | | | | |-------|------------------------|------------------------|------------------------|----------------------|----------------------|-------------------|-----------------|---------------------|---------------------|--|--|--|--|--| | ROW | ROW | WOF | RD 0 | WOF | RD 1 | WOR | RD 2 | WO | RD 3 | | | | | | | (HEX) | NAME | BYTE 0/8 | BYTE 1/9 | BYTE 2/A | BYTE 3/B | BYTE 4/C | BYTE 5/D | BYTE 6/E | BYTE 7/F | | | | | | | 80 | <0>CONFIG0 | <8>MODE | <4>TINDEX | <4>MOD DAC | <4>APC DAC | <4>BIAS DAC2 | <4>BIAS DAC2 | <10>DEVICE ID | <10>DEVICE VER | | | | | | | 88 | <8>CONFIG <sub>1</sub> | UPDATE<br>RATE | CONFIG | START-UP<br>STEP | MOD<br>RANGING | DEVICE<br>ADDRESS | COMP<br>RANGING | RSHIFT <sub>1</sub> | RSHIFT <sub>0</sub> | | | | | | | 90 | <8>SCALE0 | RESE | RVED | VCC S | VCC SCALE | | SCALE | MON2 SCALE | | | | | | | | 98 | <8>SCALE1 | MON3 | SCALE | RESE | RVED | RESE | RVED | RESE | RVED | | | | | | | A0 | <8>OFFSET0 | RESE | RVED | VCC C | FFSET | MON1 OFFSET | | MON2 | OFFSET | | | | | | | A8 | <8>OFFSET1 | MON3 ( | OFFSET | RESE | RVED | RESE | RVED | INTERNAL TE | EMP OFFSET* | | | | | | | В0 | <9>PWD VALUE | PW1 | MSB | PW1 | LSB | PW2 | MSB | PW2 | LSB | | | | | | | В8 | <8>INTERRUPT | FETG EN1 | FETG EN <sub>0</sub> | TX-F EN <sub>1</sub> | TX-F EN <sub>0</sub> | HTXP | LTXP | HBIAS | MAX IBIAS | | | | | | | C0-F7 | EMPTY | | | | | | F8 | <4>MAN IBIAS | MAN IBIAS <sub>0</sub> | MAN IBIAS <sub>1</sub> | MAN_CNTL | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | | | | | | <sup>\*</sup>The Final Result must be XOR'ed with BB40h before writing to this register. | Access Code | <0> | <1> | <2> | <3> | <4> | <5> | <6> | <7> | <8> | <9> | <10> | <11> | |--------------|------------------------|-----|-----|-------------------------------|-------------------|-----|-----|-----|-----|-----|------|------| | Read Access | See each | All | All | All | PW2 | All | N/A | PW1 | PW2 | N/A | PW2 | All | | Write Access | bit/byte<br>separately | PW2 | N/A | All and<br>DS1863<br>Hardware | PW2 +<br>mode bit | All | All | PW1 | PW2 | PW2 | N/A | PW1 | ## Table 03h. Register Map | | TABLE 03h (PW2) | | | | | | | | | | | | | | |-------|-----------------|----------|----------|----------|----------|----------|----------|----------|----------|--|--|--|--|--| | ROW | ROW | WOF | RD 0 | WOF | RD 1 | WOF | RD 2 | WOI | RD 3 | | | | | | | (HEX) | NAME | BYTE 0/8 | BYTE 1/9 | BYTE 2/A | BYTE 3/B | BYTE 4/C | BYTE 5/D | BYTE 6/E | BYTE 7/F | | | | | | | 80 | <8>PW2 EE | | | | | | | 88 | <8>PW2 EE | | | | | | | 90 | <8>PW2 EE | | | | | | | 98 | <8>PW2 EE | | | | | | | A0 | <8>PW2 EE | | | | | | | A8 | <8>PW2 EE | | | | | | | В0 | <8>PW2 EE | | | | | | | B8 | <8>PW2 EE | | | | | | | C0 | <8>PW2 EE | | | | | | | C8 | <8>PW2 EE | | | | | | | D0 | <8>PW2 EE | | | | | | | D8 | <8>PW2 EE | | | | | | | E0 | <8>PW2 EE | | | | | | | E8 | <8>PW2 EE | | | | | | | F0 | <8>PW2 EE | | | | | | | F8 | <8>PW2 EE | | | | | | | Access Code | <0> | <1> | <2> | <3> | <4> | <5> | <6> | <7> | <8> | <9> | <10> | <11> | |--------------|------------------------|-----|-----|-------------------------------|-------------------|-----|-----|-----|-----|-----|------|------| | Read Access | See each | All | All | All | PW2 | All | N/A | PW1 | PW2 | N/A | PW2 | All | | Write Access | bit/byte<br>separately | PW2 | N/A | All and<br>DS1863<br>Hardware | PW2 +<br>mode bit | All | All | PW1 | PW2 | PW2 | N/A | PW1 | ## Table 04h. Register Map | | TABLE 04h (LUT FOR MOD) | | | | | | | | | | | | | | |-------|-------------------------|----------|----------|----------|----------|----------|----------|----------|----------|--|--|--|--|--| | ROW | ROW | WOF | RD 0 | WOR | RD 1 | WOF | RD 2 | WORD 3 | | | | | | | | (HEX) | NAME | BYTE 0/8 | BYTE 1/9 | BYTE 2/A | BYTE 3/B | BYTE 4/C | BYTE 5/D | BYTE 6/E | BYTE 7/F | | | | | | | 80 | <8>LUT4 | MOD | | | | | | 88 | <8>LUT4 | MOD | | | | | | 90 | <8>LUT4 | MOD | | | | | | 98 | <8>LUT4 | MOD | | | | | | A0 | <8>LUT4 | MOD | | | | | | A8 | <8>LUT4 | MOD | | | | | | В0 | <8>LUT4 | MOD | | | | | | B8 | <8>LUT4 | MOD | | | | | | C0 | <8>LUT4 | MOD | | | | | ## Table 05h. Register Map | | TABLE 05h (LUT FOR APC) | | | | | | | | | | | |-------|-------------------------|----------|----------|----------|----------|----------|----------|----------|----------|--|--| | ROW | ROW | WORD 0 | | WORD 1 | | WORD 2 | | WORD 3 | | | | | (HEX) | NAME | BYTE 0/8 | BYTE 1/9 | BYTE 2/A | BYTE 3/B | BYTE 4/C | BYTE 5/D | BYTE 6/E | BYTE 7/F | | | | 80 | <8>LUT5 | APC REF | | | 88 | <8>LUT5 | APC REF | | | 90 | <8>LUT5 | APC REF | | | 98 | <8>LUT5 | APC REF | | | A0 | <8>LUT5 | APC REF | APC REF | APC REF | APC REF | RESERVED | RESERVED | RESERVED | RESERVED | | | | Access Code | <0> | <1> | <2> | <3> | <4> | <5> | <6> | <7> | <8> | <9> | <10> | <11> | |--------------|------------------------|-----|-----|-------------------------------|-------------------|-----|-----|-----|-----|-----|------|------| | Read Access | See each | All | All | All | PW2 | All | N/A | PW1 | PW2 | N/A | PW2 | All | | Write Access | bit/byte<br>separately | PW2 | N/A | All and<br>DS1863<br>Hardware | PW2 +<br>mode bit | All | All | PW1 | PW2 | PW2 | N/A | PW1 | ### **Lower Memory Registers Description** ### Lower Memory Register 00h to 01h: Temp Alarm Hi FACTORY DEFAULT: 7FFFh READ ACCESS All WRITE ACCESS PW2 MEMORY TYPE: Nonvolatile (SEE) | 00h | S | $2^6$ | 2 <sup>5</sup> | $2^4$ | 2 <sup>3</sup> | $2^{2}$ | 2 <sup>1</sup> | 2° | |-----|-----------------|-----------------|-----------------|-------|-----------------|---------|-----------------|------| | 01h | 2 <sup>-1</sup> | 2 <sup>-2</sup> | 2 <sup>-3</sup> | 2-4 | 2 <sup>-5</sup> | 2-6 | 2 <sup>-7</sup> | 2-8 | | | bit7 | | | | | | | bit0 | Temperature measurements above this 2's complement threshold will set its corresponding alarm bit. Measurements equal to or below this threshold will clear its alarm bit. ### Lower Memory Register 02h to 03h: Temp Alarm Lo FACTORY DEFAULT: 8000h READ ACCESS All WRITE ACCESS PW2 MEMORY TYPE: Nonvolatile (SEE) | 02h | S | 2 <sup>6</sup> | 2 <sup>5</sup> | 2 <sup>4</sup> | 2 <sup>3</sup> | 2 <sup>2</sup> | 2 <sup>1</sup> | 2° | |-----|-----------------|----------------|----------------|----------------|-----------------|----------------|-----------------|-----------------| | 03h | 2 <sup>-1</sup> | 2-2 | 2-3 | 2-4 | 2 <sup>-5</sup> | 2-6 | 2 <sup>-7</sup> | 2 <sup>-8</sup> | | | bit7 | | | | | | | bit0 | Temperature measurements above this 2's complement threshold will set its corresponding alarm bit. Measurements equal to or below this threshold will clear its alarm bit. #### Lower Memory Register 04h to 05h: Temp Warn Hi FACTORY DEFAULT: 7FFFh READ ACCESS All WRITE ACCESS PW2 MEMORY TYPE: Nonvolatile (SEE) | 04h | S | 2 <sup>6</sup> | 2 <sup>5</sup> | 2 <sup>4</sup> | 2 <sup>3</sup> | 2 <sup>2</sup> | 2 <sup>1</sup> | 2° | |-----|-----------------|----------------|-----------------|----------------|-----------------|----------------|-----------------|------| | 05h | 2 <sup>-1</sup> | 2-2 | 2 <sup>-3</sup> | 2-4 | 2 <sup>-5</sup> | 2-6 | 2 <sup>-7</sup> | 2-8 | | | bit7 | | | | | | | bit0 | Temperature measurements above this 2's complement threshold will set its corresponding warning bit. Measurements equal to or below this threshold will clear its warning bit. ### Lower Memory Register 06h to 07h: Temp Warn Lo FACTORY DEFAULT: 8000h READ ACCESS All WRITE ACCESS PW2 MEMORY TYPE: Nonvolatile (SEE) | 06h | S | 2 <sup>6</sup> | 2 <sup>5</sup> | 2 <sup>4</sup> | 2 <sup>3</sup> | 2 <sup>2</sup> | 2 <sup>1</sup> | 2° | |-----|-----------------|----------------|-----------------|----------------|-----------------|-----------------|-----------------|--------| | 07h | 2 <sup>-1</sup> | 2-2 | 2 <sup>-3</sup> | 2-4 | 2 <sup>-5</sup> | 2 <sup>-6</sup> | 2 <sup>-7</sup> | 2-8 | | | 1- 34-7 | | | | | | | I- :10 | Temperature measurements below this 2's complement threshold will set its corresponding warning bit. Measurements above this threshold will clear its warning bit. ### Lower Memory Register 08h to 09h: V<sub>CC</sub> Alarm Hi FACTORY DEFAULT: FFFFh READ ACCESS All WRITE ACCESS PW2 MEMORY TYPE: Nonvolatile (SEE) | 08h | 2 <sup>15</sup> | 2 <sup>14</sup> | 2 <sup>13</sup> | 2 <sup>12</sup> | 2 <sup>11</sup> | 2 <sup>10</sup> | 2 <sup>9</sup> | 2 <sup>8</sup> | |-----|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|----------------|----------------| | 09h | 27 | 2 <sup>6</sup> | 2 <sup>5</sup> | 24 | 2 <sup>3</sup> | 2 <sup>2</sup> | 2 <sup>1</sup> | 2° | | | 1 ::= | | | | | | | 1.110 | Voltage measurements of the $V_{CC}$ input above this unsigned threshold will set its corresponding alarm bit. Measurements below this threshold will clear its alarm bit. ### Lower Memory Register 0Ah to 0Bh: V<sub>CC</sub> Alarm Lo FACTORY DEFAULT: 0000h READ ACCESS All WRITE ACCESS PW2 MEMORY TYPE: Nonvolatile (SEE) | 0Ah | 2 <sup>15</sup> | 2 <sup>14</sup> | 2 <sup>13</sup> | 2 <sup>12</sup> | 2 <sup>11</sup> | 2 <sup>10</sup> | 2 <sup>9</sup> | 2 <sup>8</sup> | |-----|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|----------------|----------------| | 0Bh | 27 | 2 <sup>6</sup> | 2 <sup>5</sup> | $2^{4}$ | 2 <sup>3</sup> | 2 <sup>2</sup> | 2 <sup>1</sup> | 2° | | | bit7 | | | | | | | bit0 | Voltage measurements of the $V_{CC}$ below above this unsigned threshold will set its corresponding alarm bit. Measurements above this threshold will clear its alarm bit. ## Lower Memory Register 0Ch to 0Dh: V<sub>CC</sub> Alarm Hi FACTORY DEFAULT: FFFFh READ ACCESS All WRITE ACCESS PW2 MEMORY TYPE: Nonvolatile (SEE) | 0Ch | 2 <sup>15</sup> | 214 | 2 <sup>13</sup> | 2 <sup>12</sup> | 2 <sup>11</sup> | 2 <sup>10</sup> | 2 <sup>9</sup> | 2 <sup>8</sup> | |-----|-----------------|---------|-----------------|-----------------|-----------------|-----------------|----------------|----------------| | 0Dh | 27 | $2^{6}$ | 2 <sup>5</sup> | 2 <sup>4</sup> | 2 <sup>3</sup> | 2 <sup>2</sup> | 2 <sup>1</sup> | 2° | | | bit7 | | | | | | | bit0 | Voltage measurements of the V<sub>CC</sub> input above this unsigned threshold will set its corresponding warning bit. Measurements below this threshold will clear its warning bit. ### Lower Memory Register 0Eh to 0Fh: V<sub>CC</sub> Warn Lo FACTORY DEFAULT: 0000h READ ACCESS All WRITE ACCESS PW2 MEMORY TYPE: Nonvolatile (SEE) | 0Eh | 2 <sup>15</sup> | 214 | 2 <sup>13</sup> | 2 <sup>12</sup> | 211 | 2 <sup>10</sup> | 2 <sup>9</sup> | 2 <sup>8</sup> | |-----|-----------------|----------------|-----------------|-----------------|----------------|-----------------|----------------|----------------| | 0Fh | 27 | 2 <sup>6</sup> | 2 <sup>5</sup> | $2^{4}$ | 2 <sup>3</sup> | 2 <sup>2</sup> | 2 <sup>1</sup> | 2° | | | hit7 | | | | | | | hi+O | Voltage measurements of the $V_{CC}$ below above this unsigned threshold will set its corresponding warning bit. Measurements above this threshold will clear its warning bit. #### Lower Memory Register 10h to 11h: MON1 Alarm Hi FACTORY DEFAULT: FFFFh READ ACCESS All WRITE ACCESS PW2 MEMORY TYPE: Nonvolatile (SEE) | 10h | 215 | 214 | 213 | 212 | 211 | 210 | 2 <sup>9</sup> | 28 | |-----|------|----------------|----------------|----------------|----------------|----------------|----------------|------| | 11h | 27 | 2 <sup>6</sup> | 2 <sup>5</sup> | 2 <sup>4</sup> | 2 <sup>3</sup> | 2 <sup>2</sup> | 2 <sup>1</sup> | 2º | | | bit7 | | | | | | | bit0 | Voltage measurements of the MON1 input above this unsigned threshold will set its corresponding alarm bit. Measurements below this threshold will clear its alarm bit. ## Lower Memory Register 12h to 13h: MON1 Alarm Lo FACTORY DEFAULT: 0000h READ ACCESS All WRITE ACCESS PW2 MEMORY TYPE: Nonvolatile (SEE) | 12h | 2 <sup>15</sup> | 2 <sup>14</sup> | 2 <sup>13</sup> | 2 <sup>12</sup> | 2 <sup>11</sup> | 2 <sup>10</sup> | 2° | 2 <sup>8</sup> | |-----|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|----------------|----------------| | 13h | 27 | 2 <sup>6</sup> | 2 <sup>5</sup> | 2 <sup>4</sup> | 2 <sup>3</sup> | 2 <sup>2</sup> | 2 <sup>1</sup> | 2° | | | bit7 | | | | | | | bit0 | Voltage measurements of the MON1 input below this unsigned threshold will set its corresponding alarm bit. Measurements above this threshold will clear its alarm bit. ### Lower Memory Register 14h to 15h: MON1 Warn Hi FACTORY DEFAULT: FFFFh READ ACCESS All WRITE ACCESS PW2 MEMORY TYPE: Nonvolatile (SEE) | 14h | 2 <sup>15</sup> | 214 | 213 | 212 | 211 | 210 | 2 <sup>9</sup> | 28 | |-----|-----------------|----------------|----------------|-----|----------------|----------------|----------------|------| | 15h | 27 | 2 <sup>6</sup> | 2 <sup>5</sup> | 24 | 2 <sup>3</sup> | 2 <sup>2</sup> | 2 <sup>1</sup> | 2° | | | hi+7 | | | | | | | hi+O | Voltage measurements of the MON1 input above this unsigned threshold will set its corresponding warning bit. Measurements below this threshold will clear its warning bit. ### Lower Memory Register 16h to 17h: MON1 Warn Lo FACTORY DEFAULT: 0000h READ ACCESS All WRITE ACCESS PW2 MEMORY TYPE: Nonvolatile (SEE) | 16h | 2 <sup>15</sup> | 214 | 2 <sup>13</sup> | 2 <sup>12</sup> | 2 <sup>11</sup> | 2 <sup>10</sup> | 2 <sup>9</sup> | 2 <sup>8</sup> | |-----|-----------------|----------------|-----------------|-----------------|-----------------|-----------------|----------------|----------------| | 17h | 27 | 2 <sup>6</sup> | 2 <sup>5</sup> | 24 | 2 <sup>3</sup> | 2 <sup>2</sup> | 2 <sup>1</sup> | 2° | | | bit7 | | | | | | | bit0 | Voltage measurements of the MON1 input below this unsigned threshold will set its corresponding warning bit. Measurements above this threshold will clear its warning bit. ## Lower Memory Register 18h to 19h: MON2 Alarm Hi FACTORY DEFAULT: FFFFh READ ACCESS All WRITE ACCESS PW2 MEMORY TYPE: Nonvolatile (SEE) | 18h | 2 <sup>15</sup> | 2 <sup>14</sup> | 2 <sup>13</sup> | 2 <sup>12</sup> | 2 <sup>11</sup> | 2 <sup>10</sup> | 2 <sup>9</sup> | 2 <sup>8</sup> | |-----|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|----------------|----------------| | 19h | 27 | 2 <sup>6</sup> | 2 <sup>5</sup> | 2 <sup>4</sup> | 2 <sup>3</sup> | 2 <sup>2</sup> | 2 <sup>1</sup> | 2° | | | b.i+7 | | | | | | | h:tO | Voltage measurements of the MON2 input above this unsigned threshold will set its corresponding alarm bit. Measurements below this threshold will clear its alarm bit. ### Lower Memory Register 1Ah to 1Bh: MON2 Alarm Lo FACTORY DEFAULT: 0000h READ ACCESS All WRITE ACCESS PW2 MEMORY TYPE: Nonvolatile (SEE) | 1Ah | 2 <sup>15</sup> | 2 <sup>14</sup> | 2 <sup>13</sup> | 2 <sup>12</sup> | 2 <sup>11</sup> | 2 <sup>10</sup> | 2 <sup>9</sup> | 2 <sup>8</sup> | |-----|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|----------------|----------------| | 1Bh | 27 | 2 <sup>6</sup> | 2 <sup>5</sup> | 24 | 2 <sup>3</sup> | 2 <sup>2</sup> | 2 <sup>1</sup> | 2° | | | 1-347 | | | | | | | I- :+O | Voltage measurements of the MON2 input below this unsigned threshold will set its corresponding alarm bit. Measurements above this threshold will clear its alarm bit. #### Lower Memory Register 1Ch to 1Dh: MON2 Alarm Hi FACTORY DEFAULT: FFFFh READ ACCESS All WRITE ACCESS PW2 MEMORY TYPE: Nonvolatile (SEE) | 1Ch | 2 <sup>15</sup> | 2 <sup>14</sup> | 2 <sup>13</sup> | 2 <sup>12</sup> | 2 <sup>11</sup> | 2 <sup>10</sup> | 2 <sup>9</sup> | 2 <sup>8</sup> | | |-----|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|----------------|----------------|---| | 1Dh | 27 | 2 <sup>6</sup> | 2 <sup>5</sup> | 2 <sup>4</sup> | 2 <sup>3</sup> | 2 <sup>2</sup> | 2 <sup>1</sup> | 2º | Ī | | • | bit7 | | | | | | | bit0 | | Voltage measurements of the MON2 input above this unsigned threshold will set its corresponding warning bit. Measurements below this threshold will clear its warning bit. ### Lower Memory Register 1Eh to 1Fh: MON2 Warn Lo FACTORY DEFAULT: 0000h READ ACCESS All WRITE ACCESS PW2 MEMORY TYPE: Nonvolatile (SEE) | 1Eh | 2 <sup>15</sup> | 2 <sup>14</sup> | 2 <sup>13</sup> | 2 <sup>12</sup> | 2 <sup>11</sup> | 2 <sup>10</sup> | 2 <sup>9</sup> | 2 <sup>8</sup> | |-----|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|----------------|----------------| | 1Fh | 27 | 2 <sup>6</sup> | 2 <sup>5</sup> | 24 | 2 <sup>3</sup> | 2 <sup>2</sup> | 2 <sup>1</sup> | 2° | | | hit7 | | | | | | | hit∩ | Voltage measurements of the MON2 input below this unsigned threshold will set its corresponding warning bit. Measurements above this threshold will clear its warning bit. ### Lower Memory Register 20h to 21h: MON3 Alarm Hi FACTORY DEFAULT: FFFFh READ ACCESS All WRITE ACCESS PW2 MEMORY TYPE: Nonvolatile (SEE) | 20h | 2 <sup>15</sup> | 2 <sup>14</sup> | 2 <sup>13</sup> | 2 <sup>12</sup> | 2 <sup>11</sup> | 2 <sup>10</sup> | 2° | 2 <sup>8</sup> | |-----|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|----------------|----------------| | 21h | 27 | 2 <sup>6</sup> | 2 <sup>5</sup> | 24 | 2 <sup>3</sup> | 2 <sup>2</sup> | 2 <sup>1</sup> | 2° | | • | hit7 | | | | | | | hi+∩ | Voltage measurements of the MON3 input above this unsigned threshold will set its corresponding alarm bit. Measurements below this threshold will clear its alarm bit. #### Lower Memory Register 22h to 23h: MON3 Alarm Lo FACTORY DEFAULT: 0000h READ ACCESS All WRITE ACCESS PW2 MEMORY TYPE: Nonvolatile (SEE) | 22h | 2 <sup>15</sup> | 214 | 2 <sup>13</sup> | 212 | 211 | 210 | 2 <sup>9</sup> | 2 <sup>8</sup> | |-----|-----------------|----------------|-----------------|----------------|----------------|----------------|----------------|----------------| | 23h | 27 | 2 <sup>6</sup> | 2 <sup>5</sup> | 2 <sup>4</sup> | 2 <sup>3</sup> | 2 <sup>2</sup> | 2 <sup>1</sup> | 2° | | | bit7 | | | | | | | bit0 | Voltage measurements of the MON3 input below this unsigned threshold will set its corresponding alarm bit. Measurements above this threshold will clear its alarm bit. #### Lower Memory Register 24h to 25h: MON3 Warn Hi FACTORY DEFAULT: FFFFh READ ACCESS All WRITE ACCESS PW2 MEMORY TYPE: Nonvolatile (SEE) | 24h | 2 <sup>15</sup> | 2 <sup>14</sup> | 2 <sup>13</sup> | 2 <sup>12</sup> | 2 <sup>11</sup> | 2 <sup>10</sup> | 2 <sup>9</sup> | 2 <sup>8</sup> | |-----|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|----------------|----------------| | 25h | 27 | 2 <sup>6</sup> | 2 <sup>5</sup> | 2 <sup>4</sup> | 2 <sup>3</sup> | 2 <sup>2</sup> | 2 <sup>1</sup> | 2° | | • | bit7 | | | | | | | bit0 | Voltage measurements of the MON3 input above this unsigned threshold will set its corresponding warning bit. Measurements below this threshold will clear its warning bit. ### Lower Memory Register 26h to 27h: MON3 Warn Lo FACTORY DEFAULT: 0000h READ ACCESS All WRITE ACCESS PW2 MEMORY TYPE: Nonvolatile (SEE) | 26h | 2 <sup>15</sup> | 2 <sup>14</sup> | 2 <sup>13</sup> | 2 <sup>12</sup> | 2 <sup>11</sup> | 2 <sup>10</sup> | 2 <sup>9</sup> | 2 <sup>8</sup> | |-----|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|----------------|----------------| | 27h | 27 | 2 <sup>6</sup> | 2 <sup>5</sup> | 2 <sup>4</sup> | 2 <sup>3</sup> | 2 <sup>2</sup> | 2 <sup>1</sup> | 2° | | | 1 ::= | | | | | | | 1 110 | Voltage measurements of the MON3 input below this unsigned threshold will set its corresponding warning bit. Measurements above this threshold will clear its warning bit. ### Lower Memory Register 28h to 2Fh: Shadowed EEPROM FACTORY DEFAULT: 00h READ ACCESS All WRITE ACCESS PW2 MEMORY TYPE: Nonvolatile (SEE) 28h-2Fh SEE Shadowed EEPROM memory (see details in Memory Map section). PW2 level access controlled ROM data for end user. ### Lower Memory Register 30h to 5Fh: PW2 EE FACTORY DEFAULT: 00h READ ACCESS All WRITE ACCESS PW2 MEMORY TYPE: Nonvolatile (EE) Nonvolatile EEPROM memory. PW2 level access controlled ROM data for end user. ### Lower Memory Register 60h to 61h: Temp Value POWER-ON VALUE 0000h READ ACCESS All WRITE ACCESS N/A MEMORY TYPE: Volatile | 60h | S | 2 <sup>6</sup> | 2 <sup>5</sup> | 24 | 2 <sup>3</sup> | 2 <sup>2</sup> | 2 <sup>1</sup> | 2° | |-----|-----------------|-----------------|-----------------|-----|-----------------|-----------------|-----------------|-----------------| | 61h | 2 <sup>-1</sup> | 2 <sup>-2</sup> | 2 <sup>-3</sup> | 2-4 | 2 <sup>-5</sup> | 2 <sup>-6</sup> | 2 <sup>-7</sup> | 2 <sup>-8</sup> | bit7 Signed 2's complement Direct-to-Temperature measurement. Lower Memory, Register 62h–63h: V<sub>CC</sub> Value Lower Memory, Register 64h–65h: MON1 Value Lower Memory, Register 66h–67h: MON2 Value Lower Memory, Register 68h–69h: MON3 Value POWER-ON VALUE 0000h READ ACCESS All WRITE ACCESS N/A MEMORY TYPE: Volatile | 62h | 2 <sup>15</sup> | 214 | 2 <sup>13</sup> | 2 <sup>12</sup> | 211 | 210 | 2 <sup>9</sup> | 2 <sup>8</sup> | |-----|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|----------------|----------------| | 63h | 2 <sup>7</sup> | 2 <sup>6</sup> | 2 <sup>5</sup> | 2 <sup>4</sup> | 2 <sup>3</sup> | 2 <sup>2</sup> | 2 <sup>1</sup> | 2° | | 64h | 2 <sup>15</sup> | 2 <sup>14</sup> | 2 <sup>13</sup> | 2 <sup>12</sup> | 2 <sup>11</sup> | 2 <sup>10</sup> | 2 <sup>9</sup> | 2 <sup>8</sup> | | 65h | 27 | 2 <sup>6</sup> | 2 <sup>5</sup> | 2 <sup>4</sup> | 2 <sup>3</sup> | 2 <sup>2</sup> | 2 <sup>1</sup> | 2° | | 66h | 2 <sup>15</sup> | 2 <sup>14</sup> | 2 <sup>13</sup> | 2 <sup>12</sup> | 2 <sup>11</sup> | 2 <sup>10</sup> | 2 <sup>9</sup> | 2 <sup>8</sup> | | 67h | 27 | 2 <sup>6</sup> | 2 <sup>5</sup> | 2 <sup>4</sup> | 2 <sup>3</sup> | 2 <sup>2</sup> | 2 <sup>1</sup> | 2° | | 68h | 2 <sup>15</sup> | 2 <sup>14</sup> | 2 <sup>13</sup> | 2 <sup>12</sup> | 2 <sup>11</sup> | 2 <sup>10</sup> | 2 <sup>9</sup> | 2 <sup>8</sup> | | 69h | 27 | 2 <sup>6</sup> | 2 <sup>5</sup> | 2 <sup>4</sup> | 2 <sup>3</sup> | $2^{2}$ | 2 <sup>1</sup> | 2° | bit7 Unsigned voltage measurement. ## Lower Memory, Register 6Ah to 6D: Reserved POWER-ON VALUE 00h READ ACCESS All WRITE ACCESS N/A MEMORY TYPE These registers are reserved. The value when read is 00h. ### Lower Memory, Register 6Eh: Status POWER-ON VALUE x000 0x0x b READ ACCESS All WRITE ACCESS See Below MEMORY TYPE Volatile Write Access N/A AII N/A AII AII N/A N/A N/A 6Eh FETG SOFT RESERVED TX-F SOFT TX-F RESERVED RDYB bit7 | FETG STATUS: Reflects the active state of FETG. bit7 0 = Bias and modulation outputs are enabled. 1 = The FETG output is asserted to disable the bias and modulation outputs. SOFT FETG: 0 = (Default) 1 = Force the bias and modulation outputs to their off states and asserts the FETG output. bit5 Reserved (Default = 0) TX-F RESET: 0 = Does not affect the TX-F output (Default). 1 = Resets the latch for the TX-F output. This bit is self clearing after the reset. SOFT TX-D: This bit allows a software control that is identical to the TX-D pin. Please see section on TX-D for further information. It's value is wired OR'ed with the logic value on TX-D pin. bit3 0 = Internal TX-D signal is equal to external TX-D pin. 1 = Internal TX-D signal is high. TX-F STATUS: Reflects the active state of TX-F. bit2 0 = TX-F pin is not active. 1 = TX-F pin is active. bit1 RESERVED (Default = 0) RDYB: Ready Bar. bit0 0 = VCC is above POA. 1 = VCC is below POA or too low to communicate over the I2C bus. | | | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------------------------------------------------------------------------------------------| | 1 = The FETG output is asserted to disable the bias and modulation outputs. SOFT FETG: 0 = (Default) 1 = Force the bias and modulation outputs to their off states and asserts the FETG output. bit5 Reserved (Default = 0) TX-F RESET: 0 = Does not affect the TX-F output (Default). 1 = Resets the latch for the TX-F output. This bit is self clearing after the reset. SOFT TX-D: This bit allows a software control that is identical to the TX-D pin. Please see section on TX-D for further information. It's value is wired OR'ed with the logic value on TX-D pin. 0 = Internal TX-D signal is equal to external TX-D pin. 1 = Internal TX-D signal is high. TX-F STATUS: Reflects the active state of TX-F. bit2 0 = TX-F pin is not active. 1 = TX-F pin is active. bit1 RESERVED (Default = 0) RDYB: Ready Bar. bit0 0 = VCC is above POA. | | FETG STATUS: Reflects the active state of FETG. | | SOFT FETG: 0 = (Default) 1 = Force the bias and modulation outputs to their off states and asserts the FETG output. bit5 Reserved (Default = 0) TX-F RESET: 0 = Does not affect the TX-F output (Default). 1 = Resets the latch for the TX-F output. This bit is self clearing after the reset. SOFT TX-D: This bit allows a software control that is identical to the TX-D pin. Please see section on TX-D for further information. It's value is wired OR'ed with the logic value on TX-D pin. 0 = Internal TX-D signal is equal to external TX-D pin. 1 = Internal TX-D signal is high. TX-F STATUS: Reflects the active state of TX-F. bit2 0 = TX-F pin is not active. 1 = TX-F pin is active. bit1 RESERVED (Default = 0) RDYB: Ready Bar. bit0 0 = VCC is above POA. | bit7 | 0 = Bias and modulation outputs are enabled. | | bit6 0 = (Default) 1 = Force the bias and modulation outputs to their off states and asserts the FETG output. bit5 Reserved (Default = 0) TX-F RESET: 0 = Does not affect the TX-F output (Default). 1 = Resets the latch for the TX-F output. This bit is self clearing after the reset. SOFT TX-D: This bit allows a software control that is identical to the TX-D pin. Please see section on TX-D for further information. It's value is wired OR'ed with the logic value on TX-D pin. 0 = Internal TX-D signal is equal to external TX-D pin. 1 = Internal TX-D signal is high. TX-F STATUS: Reflects the active state of TX-F. bit2 0 = TX-F pin is not active. 1 = TX-F pin is active. bit1 RESERVED (Default = 0) RDYB: Ready Bar. bit0 0 = VcC is above POA. | | 1 = The FETG output is asserted to disable the bias and modulation outputs. | | 1 = Force the bias and modulation outputs to their off states and asserts the FETG output. Dits | | SOFT FETG: | | bit5 Reserved (Default = 0) TX-F RESET: 0 = Does not affect the TX-F output (Default). 1 = Resets the latch for the TX-F output. This bit is self clearing after the reset. SOFT TX-D: This bit allows a software control that is identical to the TX-D pin. Please see section on TX-D for further information. It's value is wired OR'ed with the logic value on TX-D pin. 0 = Internal TX-D signal is equal to external TX-D pin. 1 = Internal TX-D signal is high. TX-F STATUS: Reflects the active state of TX-F. bit2 0 = TX-F pin is not active. 1 = TX-F pin is active. bit1 RESERVED (Default = 0) RDYB: Ready Bar. bit0 0 = VCC is above POA. | bit6 | 0 = (Default) | | bit4 TX-F RESET: 0 = Does not affect the TX-F output (Default). 1 = Resets the latch for the TX-F output. This bit is self clearing after the reset. SOFT TX-D: This bit allows a software control that is identical to the TX-D pin. Please see section on TX-D for further information. It's value is wired OR'ed with the logic value on TX-D pin. 0 = Internal TX-D signal is equal to external TX-D pin. 1 = Internal TX-D signal is high. TX-F STATUS: Reflects the active state of TX-F. bit2 0 = TX-F pin is not active. 1 = TX-F pin is active. bit1 RESERVED (Default = 0) RDYB: Ready Bar. bit0 0 = VCC is above POA. | | 1 = Force the bias and modulation outputs to their off states and asserts the FETG output. | | bit4 0 = Does not affect the TX-F output (Default). 1 = Resets the latch for the TX-F output. This bit is self clearing after the reset. SOFT TX-D: This bit allows a software control that is identical to the TX-D pin. Please see section on TX-D for further information. It's value is wired OR'ed with the logic value on TX-D pin. 0 = Internal TX-D signal is equal to external TX-D pin. 1 = Internal TX-D signal is high. TX-F STATUS: Reflects the active state of TX-F. bit2 0 = TX-F pin is not active. 1 = TX-F pin is active. bit1 RESERVED (Default = 0) RDYB: Ready Bar. 0 = VCC is above POA. | bit5 | Reserved (Default = 0) | | bit4 1 = Resets the latch for the TX-F output. This bit is self clearing after the reset. SOFT TX-D: This bit allows a software control that is identical to the TX-D pin. Please see section on TX-D for further information. It's value is wired OR'ed with the logic value on TX-D pin. 0 = Internal TX-D signal is equal to external TX-D pin. 1 = Internal TX-D signal is high. TX-F STATUS: Reflects the active state of TX-F. bit2 TX-F pin is not active. 1 = TX-F pin is active. bit1 RESERVED (Default = 0) RDYB: Ready Bar. bit0 0 = VCC is above POA. | | TX-F RESET: | | 1 = Resets the latch for the TX-F output. This bit is self clearing after the reset. SOFT TX-D: This bit allows a software control that is identical to the TX-D pin. Please see section on TX-D for further information. It's value is wired OR'ed with the logic value on TX-D pin. 0 = Internal TX-D signal is equal to external TX-D pin. 1 = Internal TX-D signal is high. TX-F STATUS: Reflects the active state of TX-F. bit2 | bi+4 | 0 = Does not affect the TX-F output (Default). | | SOFT TX-D: This bit allows a software control that is identical to the TX-D pin. Please see section on TX-D for further information. It's value is wired OR'ed with the logic value on TX-D pin. 0 = Internal TX-D signal is equal to external TX-D pin. 1 = Internal TX-D signal is high. TX-F STATUS: Reflects the active state of TX-F. bit2 | DIL4 | 1 = Resets the latch for the TX-F output. | | TX-D for further information. It's value is wired OR'ed with the logic value on TX-D pin. 0 = Internal TX-D signal is equal to external TX-D pin. 1 = Internal TX-D signal is high. TX-F STATUS: Reflects the active state of TX-F. bit2 | | This bit is self clearing after the reset. | | bit3 0 = Internal TX-D signal is equal to external TX-D pin. 1 = Internal TX-D signal is high. TX-F STATUS: Reflects the active state of TX-F. bit2 0 = TX-F pin is not active. 1 = TX-F pin is active. bit1 RESERVED (Default = 0) RDYB: Ready Bar. bit0 0 = V <sub>CC</sub> is above POA. | | | | 1 = Internal TX-D signal is high. TX-F STATUS: Reflects the active state of TX-F. bit2 0 = TX-F pin is not active. 1 = TX-F pin is active. bit1 RESERVED (Default = 0) RDYB: Ready Bar. bit0 0 = V <sub>CC</sub> is above POA. | hit? | | | TX-F STATUS: Reflects the active state of TX-F. bit2 | Dito | | | bit2 0 = TX-F pin is not active. 1 = TX-F pin is active. bit1 RESERVED (Default = 0) RDYB: Ready Bar. bit0 0 = V <sub>CC</sub> is above POA. | | | | 1 = TX-F pin is active. bit1 | | TX-F STATUS: Reflects the active state of TX-F. | | bit1 RESERVED (Default = 0) RDYB: Ready Bar. bit0 0 = V <sub>CC</sub> is above POA. | bit2 | 0 = TX-F pin is not active. | | RDYB: Ready Bar. bit0 0 = V <sub>CC</sub> is above POA. | | 1 = TX-F pin is active. | | bit0 0 = V <sub>CC</sub> is above POA. | bit1 | RESERVED (Default = 0) | | | | RDYB: Ready Bar. | | 1 = Vcc is below POA or too low to communicate over the I <sup>2</sup> C bus. | bit0 | 0 = V <sub>CC</sub> is above POA. | | 1 | | 1 = V <sub>CC</sub> is below POA or too low to communicate over the I <sup>2</sup> C bus. | ## Lower Memory, Register 6Fh: Update POWER-ON VALUE 00h READ ACCESS All WRITE ACCESS All + DS1863 Hardware MEMORY TYPE Volatile | 6Fh | TEMP RDY | V <sub>CC</sub> RDY | MON1 RDY | MON2 RDY | MON3 RDY | RESERVED | RESERVED | RESERVED | |-----|----------|---------------------|----------|----------|----------|----------|----------|----------| | | bit7 | | | | | | | hit0 | Status of completed conversions. At Power-On, these bits are cleared and will be set as each conversion is completed. These bits can be cleared so that a completion of a new conversion is verified. | bit7 | TEMP RDY: 0 = Temperature conversion is not ready (Default). 1 = Temperature conversion is ready. | |--------|----------------------------------------------------------------------------------------------------------------------| | bit6 | V <sub>CC</sub> RDY: 0 = V <sub>CC</sub> conversion is not ready (Default). 1 = V <sub>CC</sub> conversion is ready. | | bit5 | MON1 RDY: 0 = MON1 conversion is not ready (Default). 1 = MON1 conversion is ready. | | bit4 | MON2 RDY: 0 = MON2 conversion is not ready (Default). 1 = MON2 conversion is ready. | | bit3 | MON3 RDY: 0 = MON3 conversion is not ready (Default). 1 = MON3 conversion is ready. | | bit2:0 | RESERVED | Lower Memory, Register 70h: Alarm<sub>3</sub> POWER-ON VALUE 10h READ ACCESS All WRITE ACCESS N/A MEMORY TYPE Volatile | 70h | TEMP HI | TEMP LO | V <sub>CC</sub> HI | V <sub>CC</sub> LO | MON1 HI | MON1 LO | MON2 HI | MON2 LO | |-----|---------|---------|--------------------|--------------------|---------|---------|---------|---------| | | bit7 | | | | | | | bit0 | ## Alarm Status Bits | | TEMP HI: High Alarm Status for Temperature measurement. | |------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | bit7 | 0 = (Default) Last measurement was equal to or below threshold setting. | | | 1 = Last measurement was above threshold setting. | | | TEMP LO: Low Alarm Status for Temperature measurement. | | bit6 | 0 = (Default) Last measurement was equal to or above threshold setting. | | | 1 = Last measurement was below threshold setting. | | | Vcc HI: High Alarm Status for Vcc measurement. | | bit5 | 0 = (Default) Last measurement was equal to or below threshold setting. | | | 1 = Last measurement was above threshold setting. | | bit4 | <b>Vcc LO:</b> Low Alarm Status for Vcc measurement. This bit is set when the Vcc supply is below the POA trip point value. It will clear itself when a Vcc measurement is completed and the value is above the low threshold. | | | 0 = Last measurement was equal to or above threshold setting. | | | 1 = (Default) Last measurement was below threshold setting. | | | MON1 HI: High Alarm Status for MON1 measurement. | | bit3 | 0 = (Default) Last measurement was equal to or below threshold setting. | | | 1 = Last measurement was above threshold setting. | | | MON1 LO: Low Alarm Status for MON1 measurement. | | bit2 | 0 = (Default) Last measurement was equal to or above threshold setting. | | | 1 = Last measurement was below threshold setting. | | | MON2 HI: High Alarm Status for MON2 measurement. | | bit1 | 0 = (Default) Last measurement was equal to or below threshold setting. | | | 1 = Last measurement was above threshold setting. | | | MON2 LO: Low Alarm Status for MON2 measurement. | | bit0 | 0 = (Default) Last measurement was equal to or above threshold setting. | | | 1 = Last measurement was below threshold setting. | ## Lower Memory, Register 71h: Alarm<sub>2</sub> POWER-ON VALUE 00h READ ACCESS All WRITE ACCESS N/A MEMORY TYPE Volatile | 71h | MON3 HI | MON3 LO | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | |-----|---------|---------|----------|----------|----------|----------|----------|----------| | | bit7 | | | | | | | bit0 | ## Alarm Status Bits | | טונט | 1 = Last measurement was below threshold setting. | |---|------|--------------------------------------------------------------------------------------------------------------------------| | | bit6 | MON3 LO: Low Alarm Status for MON3 measurement. 0 = (Default) Last measurement was equal to or above threshold setting. | | | | 1 = Last measurement was above threshold setting. | | | bit7 | 0 = (Default) Last measurement was equal to or below threshold setting. | | Ī | | MON3 HI: High Alarm Status for MON3 measurement. | ## Lower Memory, Register 72h: Alarm<sub>1</sub> POWER-ON VALUE 00h READ ACCESS All WRITE ACCESS N/A MEMORY TYPE Volatile | 72h | RESERVED | RESERVED | RESERVED | RESERVED | BIAS HI | RESERVED | TX-P HI | TX-P LO | |-----|----------|----------|----------|----------|---------|----------|---------|---------| | | bit7 | | | | | | | hit0 | ### Alarm Status Bits | bit7:4 | RESERVED | | | | | |--------|-------------------------------------------------------------------------|--|--|--|--| | | BIAS HI: High Alarm Status Bias; Fast Comparison. | | | | | | bit3 | 0 = (Default) Last measurement was equal to or below threshold setting. | | | | | | | 1 = Last measurement was above threshold setting. | | | | | | bit2 | RESERVED | | | | | | | TX-P HI: High Alarm Status TX-P; Fast Comparison. | | | | | | bit1 | 0 = (Default) Last measurement was equal to or below threshold setting. | | | | | | | 1 = Last measurement was above threshold setting. | | | | | | | TX-P LO: Low Alarm Status TX-P; Fast Comparison. | | | | | | bit0 | 0 = Last measurement was equal to or above threshold setting. | | | | | | | 1 = Last measurement was below threshold setting. | | | | | ## Lower Memory, Register 73h: Alarm<sub>0</sub> POWER-ON VALUE 00h READ ACCESS All WRITE ACCESS N/A MEMORY TYPE Volatile | 73h | RESERVED | RESERVED | RESERVED | RESERVED | BIAS MAX | RESERVED | RESERVED | RESERVED | |-----|----------|----------|----------|----------|----------|----------|----------|----------| | | bit7 | | | | | | | bit0 | #### Alarm Status Bits | bit7:4 | RESERVED | |--------|--------------------------------------------------------------------------| | bit3 | BIAS MAX: Maximum digital setting for IBIAS. | | | 0 = (Default) The value of IBIAS is equal to or below MAX IBIAS setting. | | | 1 = Requested value of IBIAS is greater than MAX IBIAS setting. | | bit2:0 | RESERVED | ### Lower Memory, Register 74h: Warn<sub>3</sub> POWER-ON VALUE 10h READ ACCESS AII WRITE ACCESS N/A MEMORY TYPE Volatile | 74h | TEMP HI | TEMP LO | V <sub>CC</sub> HI | V <sub>CC</sub> LO | MON1 HI | MON1 LO | MON2 HI | MON2 LO | | |-----|---------|---------|--------------------|--------------------|---------|---------|---------|---------|--| | ·- | bit7 | | | | | | | bit0 | | ### Warning Status Bits | bit7 | TEMP HI: High Warning Status for Temperature measurement. | |------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | 0 = (Default) Last measurement was equal to or below threshold setting. | | | 1 = Last measurement was above threshold setting. | | bit6 | TEMP LO: Low Warning Status for Temperature measurement. | | | 0 = (Default) Last measurement was equal to or above threshold setting. | | | 1 = Last measurement was below threshold setting. | | bit5 | V <sub>CC</sub> HI: High Warning Status for V <sub>CC</sub> measurement. | | | 0 = (Default) Last measurement was equal to or below threshold setting. | | | 1 = Last measurement was above threshold setting. | | bit4 | <b>V<sub>CC</sub> LO:</b> Low Warning Status for V <sub>CC</sub> measurement. This bit is set when the V <sub>CC</sub> supply is below the POA trip point value. It will clear itself when a V <sub>CC</sub> measurement is completed and the value is above the low threshold. | | | 0 = Last measurement was equal to or above threshold setting. | | | 1 = (Default) Last measurement was below threshold setting. | | bit3 | MON1 HI: High Warning Status for MON1 measurement. | | | 0 = (Default) Last measurement was equal to or below threshold setting. | | | 1 = Last measurement was above threshold setting. | | bit2 | MON1 LO: Low Warning Status for MON1 measurement. | | | 0 = (Default) Last measurement was equal to or above threshold setting. | | | 1 = Last measurement was below threshold setting. | | bit1 | MON2 HI: High Warning Status for MON2 measurement. | | | 0 = (Default) Last measurement was equal to or below threshold setting. | | | 1 = Last measurement was above threshold setting. | | bit0 | MON2 LO: Low Warning Status for MON2 measurement. | | | 0 = (Default) Last measurement was equal to or above threshold setting. | | | 1 = Last measurement was below threshold setting. | ### Lower Memory, Register 75h: Warn<sub>2</sub> POWER-ON VALUE 10h READ ACCESS All WRITE ACCESS N/A MEMORY TYPE Volatile | 75h | MON3 HI | MON3 LO | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | |-----|---------|---------|----------|----------|----------|----------|----------|----------| | | bit7 | | | | | | | bit0 | ### Warning Status Bits | bit7 | <ul> <li>MON3 HI: High Warning Status for Mon3 measurement.</li> <li>0 = (Default) Last measurement was equal to or below threshold setting.</li> <li>1 = Last measurement was above threshold setting.</li> <li>MON3 LO: Low Warning Status for Mon3 measurement.</li> <li>0 = (Default) Last measurement was equal to or above threshold setting.</li> </ul> | |------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | 1 = Last measurement was below threshold setting. | | bit5 | RESERVED | ### Lower Memory, Register 76h to 7Ah: Reserved POWER-ON VALUE 00h READ ACCESS All WRITE ACCESS N/A MEMORY TYPE These registers are reserved. The value when read is 00h. ### Lower Memory, Register 7Bh to 7Eh: Password Entry (PWE) FACTORY DEFAULT FFFF FFFFh READ ACCESS N/A WRITE ACCESS All MEMORY TYPE Volatile | 7Bh | 2 <sup>31</sup> | 230 | 2 <sup>29</sup> | 2 <sup>28</sup> | 2 <sup>27</sup> | 2 <sup>26</sup> | 2 <sup>25</sup> | 2 <sup>24</sup> | |-----|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------| | 7Ch | 2 <sup>23</sup> | 2 <sup>22</sup> | 2 <sup>21</sup> | 2 <sup>20</sup> | 2 <sup>19</sup> | 2 <sup>18</sup> | 2 <sup>17</sup> | 2 <sup>16</sup> | | 7Dh | 2 <sup>15</sup> | 214 | 2 <sup>13</sup> | 2 <sup>12</sup> | 2 <sup>11</sup> | 2 <sup>10</sup> | 2 <sup>9</sup> | 2 <sup>8</sup> | | 7Eh | 27 | 2 <sup>6</sup> | 2 <sup>5</sup> | 2 <sup>4</sup> | 2 <sup>3</sup> | 2 <sup>2</sup> | 2 <sup>1</sup> | 2° | | | bit7 | | | | | | | bit0 | Password Entry. There are two passwords for the DS1863. Each password is 4 bytes long. The lower level password (PW1) will have all the access of a normal user plus those made available with PW1. The higher level password (PW2) will have all of the access of PW1 plus those made available with PW2. The values of the passwords reside in EE inside of PW2 memory. At Power up all PWE bits are set to 1. All reads to this location are 0. 2° ### **Burst-Mode PON Controller** With Integrated Monitoring ### Lower Memory Register 7Fh: Table Select (TBL SEL) $2^6$ 2<sup>5</sup> POWER-ON VALUE 00h **READ ACCESS** ΑII WRITE ACCESS ΑII 7Fh MEMORY TYPE Volatile 27 > bit7 bit0 The upper memory tables (Table 01h–Table 05h) of the DS1863 are accessible by writing the correct table value in this register. ### Table 01h, Registers ### Table 01h, Register 80h to F7h: PW1 EEPROM POWER-ON VALUE 00h READ ACCESS PW1 WRITE ACCESS PW1 MEMORY TYPE Nonvolatile(EE) EEPROM for PW1 level access. ### Table 01h, Register F8h: Alarm<sub>3</sub> POWER-ON VALUE 00h READ ACCESS All WRITE ACCESS PW1 MEMORY TYPE Volatile | F8h | TEMP HI | TEMP LO | V <sub>CC</sub> HI | V <sub>CC</sub> LO | MON1 HI | MON1 LO | MON2 HI | MON2 LO | |-----|---------|---------|--------------------|--------------------|---------|---------|---------|---------| | | hit7 | | | | | | | hit∩ | Layout is identical to Alarm<sub>3</sub> in Lower Memory Register 70h with two exceptions. - V<sub>CC</sub> Low alarm is not set at power-on. - 2. These bits are latched. They are cleared by power-down or a write with PW1 access. ### Table 01h, Register F9h: Alarm<sub>2</sub> POWER-ON VALUE 00h READ ACCESS All WRITE ACCESS PW1 MEMORY TYPE Volatile | F9h | MON3 HI | MON3 LO | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | |-----|---------|---------|----------|----------|----------|----------|----------|----------| | | hit7 | | | | | | | hit∩ | Layout is identical to Alarm<sub>2</sub> in Lower Memory Register 71h with one exception. 1. These bits are latched. They are cleared by power-down or a write with PW1 access. ### Table 01h, Register FAh: Alarm<sub>1</sub> POWER-ON VALUE 00h **READ ACCESS** ΑII WRITE ACCESS PW1 MEMORY TYPE Volatile | FAh | BIAS HI | TX-P HI | TX-P LO | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | |-----|---------|---------|---------|----------|----------|----------|----------|----------| | | bit7 | | | | | | | bit0 | Layout is identical to Alarm₁ in Lower Memory Register 72h with one exception. These bits are latched. They are cleared by power-down or a write with PW1 access. #### Table 01h, Register FBh: Alarmo POWER-ON VALUE 00h **READ ACCESS** ΑII WRITE ACCESS PW1 MEMORY TYPE Volatile | 72h | RESERVED | RESERVED | RESERVED | RESERVED | BIAS MAX | RESERVED | RESERVED | RESERVED | |-----|----------|----------|----------|----------|----------|----------|----------|----------| | | bit7 | | | | | | | hit∩ | Layout is identical to $Alarm_0$ in Lower Memory Register 73h with one exception. 1. These bits are latched. They are cleared by power-down or a write with PW1 access ### Table 01h, Register FCh: Warn<sub>3</sub> POWER-ON VALUE 00h **READ ACCESS** ΑII WRITE ACCESS PW1 MEMORY TYPE Volatile | FCh | TEMP HI | TEMP LO | V <sub>CC</sub> HI | V <sub>CC</sub> LO | MON1 HI | MON1 LO | MON2 HI | MON2 LO | |-----|---------|---------|--------------------|--------------------|---------|---------|---------|---------| | | bit7 | | | | | | | bit0 | Layout is identical to Warn<sub>3</sub> in Lower Memory Register 74h with two exceptions. - V<sub>CC</sub> Low Warning is not set at power-on. - These bits are latched. They are cleared by power-down or a write with PW1 access. ### Table 01h, Register FDh: Warn<sub>2</sub> POWER-ON VALUE 00h READ ACCESS All WRITE ACCESS PW1 MEMORY TYPE Volatile | FDh | MON3 HI | MON3 LO | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | |-----|---------|---------|----------|----------|----------|----------|----------|----------| | • | bit7 | | | | | | | bit0 | Layout is identical to Warn, in Lower Memory Register 75h with one exception. ### Table 01h, Register FEh to FFh: Reserved POWER-ON VALUE 00h READ ACCESS All WRITE ACCESS PW1 MEMORY TYPE Volatile These registers are reserved. <sup>1.</sup> These bits are latched. They are cleared by power-down or a write with PW1 access. ### Table 02h, Registers Table 02h, Register 80h: Mode POWER-ON VALUE 0Fh READ ACCESS PW2 WRITE ACCESS PW2 MEMORY TYPE Volatile | 80h | SEEB | RESERVED | RESERVED | RESERVED | AEN | MOD-EN | APC-EN | BIAS-EN | | |-----|------|----------|----------|----------|-----|--------|--------|---------|--| | · · | bit7 | | | | | | | bit0 | | | | SEEB: | | | | | |--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | | 0 = Enables EEPROM writes to SEE bytes in Table 02h (Default). | | | | | | bit7 | 1 = Disables EEPROM writes to SEE bytes during configuration, so that the configuration of the part is not delayed by the EE cycle time. Once the values are known, write this bit to a 0 and write the SEE locations again for data to be written to the EEPROM. | | | | | | bit6:4 | RESERVED | | | | | | | AEN: | | | | | | bit3 | 0 = The temperature calculated index value ('T Index') is write-able by the user and the updates of calculated indexes are disabled. This allows the user to interactively test their modules by controlling the indexing for the look-up tables. The recalled values from the LUTs will appear in the DAC registers after the next completion of a temperature conversion (just like it would happen is auto mode). Both DACs will update at the same time (just like auto mode). | | | | | | | 1 = Enables auto control of the LUT (Default). | | | | | | | MOD-EN: | | | | | | bit2 | 0 = "MOD DAC" is write-able by the user and the LUT recalls are disabled. This allows the user to interactively test their modules by writing the DAC value for modulation. The output is updated with the new value at the end of the write cycle. The I_C Stop condition is the end of the write cycle. | | | | | | | 1 = Enables auto control of the LUT for modulation (Default). | | | | | | | APC-EN: | | | | | | bit1 | 0 = "APC DAC" is write-able by the user and the LUT recalls are disabled. This allows the user to interactively test their modules by writing the DAC value for APC reference. The output is updated with the new value at the end of the write cycle. The I_C Stop condition is the end of the write cycle. | | | | | | | 1 = Enables auto control of the LUT for APC reference (Default). | | | | | | | BIAS-EN: | | | | | | bit0 | 0 = "BIAS DAC" is controlled by the user and the APC is open loop. The "BIAS DAC" value is writter to the "MAN IBIAS" Register. All values that are written to "MAN IBIAS" and are greater than the "MAN IBIAS" register setting are not updated and will set the "BIAS MAX" alarm bit. The "BIAS DAC" register will continue to reflect the value of the Bias DAC. This allows the user to interactively test their modules by writing the DAC value for bias. The output is updated with the new value at the end of the write cycle to the "MAN IBIAS" register. The I <sup>2</sup> C Stop condition is the end of the write cycle. | | | | | | | 1 = Enables auto control for the APC feedback (Default). | | | | | #### Table 02h, Register 81h: Tindex POWER-ON VALUE 00h READ ACCESS PW2 WRITE ACCESS PW2 and (AEN = 0) MEMORY TYPE Volatile 81h $2^7$ $2^6$ $2^5$ $2^4$ $2^3$ $2^2$ $2^1$ $2^0$ bit0 $$Tindex = \frac{Temperature + 40^{\circ}C}{2^{\circ}C} + 80h$$ Holds the calculated index based on the Temperature Measurement. This index is used for the address during Look-Up of Tables 04h and 05h. For Table 04h, the exact address as the value of Tindex is used. For Table 05h the address used is calculated as follows $$\frac{\text{Tindex} - 80\text{h}}{2} + 80\text{h}$$ ### Table 02h, Register 82h: MOD DAC POWER-ON VALUE 00h READ ACCESS PW2 WRITE ACCESS PW2 and (MOD-EN = 0) MEMORY TYPE Volatile 82h 2<sup>7</sup> 2<sup>6</sup> 2<sup>5</sup> 2<sup>4</sup> 2<sup>3</sup> 2<sup>2</sup> 2<sup>1</sup> 2<sup>0</sup> bit7 The digital value used for MOD and recalled from Table 04h at the adjusted memory address found in Tindex. The address used is calculated as follows $$Tindex = \frac{TEMP + 40h}{2}$$ This register is updated at the end of the Temperature conversion. ### Table 02h, Register 83h: APC DAC POWER-ON VALUE 00h READ ACCESS PW2 WRITE ACCESS PW2 and (APC-EN = 0) MEMORY TYPE Volatile 83h 2<sup>7</sup> 2<sup>6</sup> 2<sup>5</sup> 2<sup>4</sup> 2<sup>3</sup> 2<sup>2</sup> 2<sup>1</sup> 2<sup>0</sup> bit0 The digital value used for APC reference and recalled from Table 05h at the memory address found in 'T Index'. This register is updated at the end of the Temperature conversion. ### Table 02h, Register 84h to 85h: BIAS DAC FACTORY DEFAULT 00 00h READ ACCESS PW2 WRITE ACCESS PW2 and (BIAS-EN = 0) MEMORY TYPE Volatile | 84h | 0 | 0 | 2 <sup>12</sup> | 211 | 2 <sup>10</sup> | 2 <sup>9</sup> | 2 <sup>8</sup> | 27 | |-----|------|---------|-----------------|-------|-----------------|----------------|----------------|------| | 85h | 27 | $2^{6}$ | 2 <sup>5</sup> | $2^4$ | 2 <sup>3</sup> | 2 <sup>2</sup> | 2 <sup>1</sup> | 2° | | | bit7 | | | | | | | bit0 | The digital value used for IBIAS. ### Table 02h, Register 86h: Device ID FACTORY DEFAULT 63h READ ACCESS PW2 WRITE ACCESS N/A MEMORY TYPE ROM | 86h | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | |-----|------|---|---|---|---|---|---|------| | | bit7 | | | | | | | bit0 | Hard wired to show device ID. ### Table 02h, Register 87h: Device VER FACTORY DEFAULT Device Version READ ACCESS PW2 WRITE ACCESS N/A MEMORY TYPE ROM 87h DEVICE VERSION bit7 Hard wired connections to show Device Version. ### Table 02h, Register 88h: Update Rate FACTORY DEFAULT 00h READ ACCESS PW2 WRITE ACCESS PW2 MEMORY TYPE Nonvolatile (SEE) Defines the update rate for comparison of APC control. | 88h | 0 | 0 | 0 | 0 | SR(3:0) | |-----|------|---|---|---|---------| | | hit7 | | | | hit∩ | bit7 bit0 | bit7:4 | 0 | |--------|-----------------------------------------------------------| | bit3:0 | SR(3:0): 4-bit update rate for comparison of APC control. | | SR <sub>3</sub> -SR <sub>0</sub> | MINIMUM TIME<br>FROM BEN TO FIRST<br>SAMPLE (tFIRST)<br>±50ns | REPEATED SAMPLE<br>PERIOD FOLLOWING<br>FIRST SAMPLE (tREP) | |----------------------------------|---------------------------------------------------------------|------------------------------------------------------------| | 0000b | 350ns | 800ns | | 0001b | 550ns | 1200ns | | 0010b | 750ns | 1600ns | | 0011b | 950ns | 2000ns | | 0100b | 1350ns | 2800ns | | 0101b | 1550ns | 3200ns | | 0110b | 1750ns | 3600ns | | 0111b | 2150ns | 4400ns | | 1000b | 2950ns | 6000ns | | 1001b* | 3150ns | 6400ns | <sup>\*</sup>All codes greater than 1001b (1010b-111b) use the maximum sample time of code 1001b. Table 02h, Register 89h: Config FACTORY DEFAULT 00h READ ACCESS PW2 WRITE ACCESS PW2 MEMORY TYPE Nonvolatile (SEE) | 89h | FETG DIR | TX-F EN | RESERVED | ASEL | RESERVED | RESERVED | RESERVED | RESERVED | |-----|----------|---------|----------|------|----------|----------|----------|----------| | | bit7 | | | | | | | bit0 | Configure the memory location and the polarity of the digital outputs. | | FETG DIR: Chooses the direction or polarity of the FETG output for normal operation. | |--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | bit7 | 0 = Under normal operation, FETG will be pulled low. (Default) | | | 1 = Under normal operation, FETG will be pulled high. | | | TX-F EN: | | | 0 = The alarm bits will immediately reflect the status of the last comparison. (Default) | | bit6 | 1 = The alarm bits are latched until cleared by a TX-D transition or Power-down. If V <sub>CC</sub> low alarm is enabled for either FETG or TX-F then latching is disabled until after the first V <sub>CC</sub> measurement is made above the V <sub>CC</sub> to set-point to allow for proper operation during slow power-on cycles. | | bit5 | RESERVED | | | ASEL: Address SELect. | | bit4 | 0 = Device Address of A2h (Default). | | | 1 = Device-Address is equal to the value found in byte 'device_address' (Table 02h, 8Ch). | | | | | bit3:0 | RESERVED | ### Table 02h, Register 8Ah: Startup Step FACTORY DEFAULT: 00h READ ACCESS PW2 WRITE ACCESS PW2 MEMORY TYPE: Nonvolatile (SEE) 8Ah 2<sup>12</sup> 2<sup>11</sup> 2<sup>10</sup> 2<sup>9</sup> 2<sup>8</sup> 2<sup>7</sup> 2<sup>6</sup> 2<sup>5</sup> bit7 This value will define the maximum allowed step for the upper 8 bits of IBIAS output during start-up. Table 02h, Register 8Bh: MOD Ranging FACTORY DEFAULT: 00h READ ACCESS PW2 WRITE ACCESS PW2 MEMORY TYPE: Nonvolatile (SEE) 8Bh RESERVED RESERVED RESERVED RESERVED RESERVED MOD<sub>2</sub> MOD<sub>1</sub> MOD<sub>0</sub> bit7 bit0 The lower nibble of this byte controls the Full-Scale range of the Modulation DAC | bit7:3 | RESERVED (Default = 0) | |--------|----------------------------------------------------------------------------------------------------------------------------| | bit2:0 | <b>MOD RANGING:</b> 3-bit value to select FS output voltage for V <sub>MOD</sub> . Default 0006 and creates a FS of 1.25V. | | MOD <sub>2</sub> TO MOD <sub>0</sub> | % OF 1.25V | FS VOLTAGE | |--------------------------------------|------------|------------| | 000b | 100 | 1.250 | | 001b | 80.05 | 1.001 | | 010b | 66.75 | 0.833 | | 011b | 50.13 | 0.627 | | 100b | 40.16 | 0.502 | | 101b | 33.5 | 0.419 | | 110b | 28.75 | 0.359 | | 111b | 25.18 | 0.315 | ### Table 02h, Register 8Ch: Device Address FACTORY DEFAULT: 00h READ ACCESS PW2 WRITE ACCESS PW2 MEMORY TYPE: Nonvolatile (SEE) 8Ch $2^7$ $2^6$ $2^5$ $2^4$ $2^3$ $2^2$ $2^1$ X bit0 X = Don't care. This value becomes the Device address for the main memory when ASEL (Table 02h, 89h) bit is set. Table 02h, Register 8Dh: Comp Ranging FACTORY DEFAULT: 00h READ ACCESS PW2 WRITE ACCESS PW2 MEMORY TYPE: Nonvolatile (SEE) 8Dh RESERVED RESERVED RESERVED RESERVED RESERVED APC APC bit7 This byte controls the Full-Scale range for the Quick-Trip monitoring of the APC reference as well as the closed loop monitoring of APC. | bit7:3 | RESERVED (Default = 0) | |--------|---------------------------------------------------------------------------------------------------------------------------------------------| | bit2:0 | <b>APC RANGING:</b> 3-bit value to select the FS comparison voltage for BMD with the APC. Default is 000b and creates a FS voltage of 2.5V. | | APC <sub>2</sub> TO APC <sub>0</sub> | % OF 2.5V | FS VOLTAGE | |--------------------------------------|-----------|------------| | 000b | 100 | 2.500 | | 001b | 80.07 | 2.002 | | 010b | 66.79 | 1.670 | | 011b | 50.18 | 1.255 | | 100b | 40.22 | 1.006 | | 101b | 33.57 | 0.839 | | 110b | 28.82 | 0.721 | | 111b | 25.26 | 0.632 | #### Table 02h, Register 8Eh: Right Shift<sub>1</sub> FACTORY DEFAULT: 00h READ ACCESS PW2 WRITE ACCESS PW2 MEMORY TYPE: Nonvolatile (SEE) 8Eh | RESERVED | MON1\_2 | MON1\_1 | MON1\_0 | RESERVED | MON2\_2 | MON2\_1 | MON2\_0 Allows for right-shifting the final answer of MON1 and MON2 voltage measurements. This allows for scaling the measurements to the smallest Full-scale voltage and then right-shifting the final result so the reading is weighted to the correct LSB. ### Table 02h, Register 8Fh: Right Shift<sub>0</sub> FACTORY DEFAULT: 00h READ ACCESS PW2 WRITE ACCESS PW2 MEMORY TYPE: Nonvolatile (SEE) | 8Fh | RESERVED | MON3_2 | MON3_1 | MON3_0 | RESERVED | RESERVED | RESERVED | RESERVED | |-----|----------|--------|--------|--------|----------|----------|----------|----------| | | bit7 | | | | | | | hit0 | Allows for right-shifting the final answer of MON3 voltage measurements. This allows for scaling the measurements to the smallest full-scale voltage and then right-shifting the final result so the reading is weighted to the correct LSB. ### Table 02h, Register 90h to 91h: Reserved FACTORY DEFAULT: 0000h READ ACCESS PW2 WRITE ACCESS PW2 MEMORY TYPE: Nonvolatile (SEE) These registers are reserved. ### Table 02h, Register 92h to 93h: V<sub>CC</sub> Scale FACTORY CALIBRATED READ ACCESS PW2 WRITE ACCESS PW2 MEMORY TYPE Nonvolatile (SEE) | 92h | 2 <sup>15</sup> | 2 <sup>14</sup> | 2 <sup>13</sup> | 2 <sup>12</sup> | 2 <sup>11</sup> | 2 <sup>10</sup> | 2° | 2 <sup>8</sup> | | |-----|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|----------------|----------------|--| | 93h | 2 <sup>7</sup> | 2 <sup>6</sup> | 2 <sup>5</sup> | 2 <sup>4</sup> | 2 <sup>3</sup> | 2 <sup>2</sup> | 2 <sup>1</sup> | 2° | | | | bit7 | | | | | | | hit∩ | | Controls the Scaling or Gain of the V<sub>CC</sub> measurements. The factory-calibrated value will produce a FS voltage of 6.5536V. Table 02h, Register 94h to 95h: MON1 Scale Table 02h, Register 96h to 97h: MON2 Scale Table 02h, Register 98h to 99h: MON3 Scale **FACTORY CALIBRATED** READ ACCESS PW2 WRITE ACCESS PW2 MEMORY TYPE Nonvolatile (SEE) | 94h | 2 <sup>15</sup> | 214 | 2 <sup>13</sup> | 212 | 211 | 210 | 2 <sup>9</sup> | 2 <sup>8</sup> | |-----|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|----------------|----------------| | 95h | 27 | 2 <sup>6</sup> | 2 <sup>5</sup> | 2 <sup>4</sup> | 2 <sup>3</sup> | 2 <sup>2</sup> | 2 <sup>1</sup> | 2° | | 96h | 2 <sup>15</sup> | 2 <sup>14</sup> | 2 <sup>13</sup> | 2 <sup>12</sup> | 2 <sup>11</sup> | 2 <sup>10</sup> | 2 <sup>9</sup> | 2 <sup>8</sup> | | 97h | 27 | 2 <sup>6</sup> | 2 <sup>5</sup> | 2 <sup>4</sup> | 2 <sup>3</sup> | 2 <sup>2</sup> | 2 <sup>1</sup> | 2° | | 98h | 2 <sup>15</sup> | 2 <sup>14</sup> | 2 <sup>13</sup> | 2 <sup>12</sup> | 2 <sup>11</sup> | 2 <sup>10</sup> | 2° | 2 <sup>8</sup> | | 99h | 27 | 2 <sup>6</sup> | 2 <sup>5</sup> | 2 <sup>4</sup> | 2 <sup>3</sup> | 2 <sup>2</sup> | 2 <sup>1</sup> | 2° | bit7 Controls the Scaling or Gain of the MON1, MON2, and MON3 measurements. The default hexadecimal value will correspond to 2.5V. The factory-calibrated value will produce a FS voltage of 2.5V. ### Table 02h, Register 9Ah to A1h: Reserved FACTORY DEFAULT 0000h READ ACCESS PW2 WRITE ACCESS PW2 MEMORY TYPE Nonvolatile (SEE) These registers are reserved. ### Table 02h, Register A2h to A3h: V<sub>CC</sub> Offset FACTORY DEFAULT 0000h READ ACCESS PW2 WRITE ACCESS PW2 MEMORY TYPE Nonvolatile (SEE) | A2h | S | S | 2 <sup>15</sup> | 214 | 2 <sup>13</sup> | 212 | 211 | 2 <sup>10</sup> | |-----|----|----------------|-----------------|---------|-----------------|----------------|----------------|-----------------| | A3h | 2° | 2 <sup>8</sup> | 27 | $2^{6}$ | 2 <sup>5</sup> | 2 <sup>4</sup> | 2 <sup>3</sup> | 2 <sup>2</sup> | bit7 bit0 Allows for offset control of VCC measurement if desired. Table 02h, Register A4h to A5h: MON1 Offset Table 02h, Register A6h to A7h: MON2 Offset Table 02h, Register A8h to A9h: MON3 Offset FACTORY DEFAULT 0000h READ ACCESS PW2 WRITE ACCESS PW2 MEMORY TYPE Nonvolatile (SEE) | A4h | S | S | 2 <sup>15</sup> | 2 <sup>14</sup> | 2 <sup>13</sup> | 2 <sup>12</sup> | 211 | 2 <sup>10</sup> | |-----|----------------|----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------| | A5h | 2 <sup>9</sup> | 2 <sup>8</sup> | 27 | 2 <sup>6</sup> | 2 <sup>5</sup> | 2 <sup>4</sup> | 2 <sup>3</sup> | 2 <sup>2</sup> | | A6h | S | S | 2 <sup>15</sup> | 2 <sup>14</sup> | 2 <sup>13</sup> | 2 <sup>12</sup> | 2 <sup>11</sup> | 2 <sup>10</sup> | | A7h | 2 <sup>9</sup> | 2 <sup>8</sup> | 27 | 2 <sup>6</sup> | 2 <sup>5</sup> | 2 <sup>4</sup> | 2 <sup>3</sup> | 2 <sup>2</sup> | | A8h | S | S | 2 <sup>15</sup> | 2 <sup>14</sup> | 2 <sup>13</sup> | 2 <sup>12</sup> | 2 <sup>11</sup> | 2 <sup>10</sup> | | A9h | 2° | 2 <sup>8</sup> | 27 | 2 <sup>6</sup> | 2 <sup>5</sup> | 2 <sup>4</sup> | 2 <sup>3</sup> | 2 <sup>2</sup> | bit7 Allows for offset control of MON1, MON2, and MON3 measurement if desired. ### Table 02h, Register AAh to ADh: Reserved FACTORY DEFAULT 0000 0000h READ ACCESS PW2 WRITE ACCESS PW2 MEMORY TYPE Nonvolatile (SEE) These registers are reserved. ### Table 02h, Register AEh to AFh: Temp Offset FACTORY CALIBRATED READ ACCESS PW2 WRITE ACCESS PW2 MEMORY TYPE Nonvolatile (SEE) | AEh | S | 2 <sup>8</sup> | 27 | 2 <sup>6</sup> | 2 <sup>5</sup> | 2 <sup>4</sup> | 2 <sup>3</sup> | 2 <sup>2</sup> | |-----|----------------|----------------|-----------------|----------------|-----------------|----------------|-----------------|----------------| | AFh | 2 <sup>1</sup> | 2° | 2 <sup>-1</sup> | 2-2 | 2 <sup>-3</sup> | 2-4 | 2 <sup>-5</sup> | 2-6 | | | bit7 | | | | | | | bit0 | Allows for offset control of Temp measurement if desired. The Final Result must be XOR'ed with BB40h before writing to this register. Factory calibration contains the desired value for a reading of the temperature in degrees celcius. ### Table 02h, Register B0h to B3h: PW1 FACTORY DEFAULT FFFF FFFFh READ ACCESS N/A WRITE ACCESS PW2 MEMORY TYPE Nonvolatile (SEE) | B0h | 2 <sup>31</sup> | 230 | 2 <sup>29</sup> | 2 <sup>28</sup> | 2 <sup>27</sup> | 2 <sup>26</sup> | 2 <sup>25</sup> | 224 | |-----|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------| | B1h | 2 <sup>23</sup> | 2 <sup>22</sup> | 2 <sup>21</sup> | 2 <sup>20</sup> | 2 <sup>19</sup> | 2 <sup>18</sup> | 2 <sup>17</sup> | 2 <sup>16</sup> | | B2h | 2 <sup>15</sup> | 2 <sup>14</sup> | 2 <sup>13</sup> | 2 <sup>12</sup> | 2 <sup>11</sup> | 2 <sup>10</sup> | 2 <sup>9</sup> | 2 <sup>8</sup> | | B3h | 27 | 2 <sup>6</sup> | 2 <sup>5</sup> | 2 <sup>4</sup> | 2 <sup>3</sup> | 2 <sup>2</sup> | 2 <sup>1</sup> | 2° | | | 1 ::= | • | | | | | • | 1 ::0 | The PWE value is compared against the value written to this location to enable PW1 access. At power-on, the PWE value is set to all ones. Thus writing these bytes to all ones grants PW1 access on power-up without writing the password entry. All reads of this register are 00h. ### Table 02h, Register B4h to B7h: PW2 FACTORY DEFAULT FFFF FFFFh READ ACCESS N/A WRITE ACCESS PW2 MEMORY TYPE Nonvolatile (SEE) | B4h | 2 <sup>31</sup> | 2 <sup>30</sup> | 2 <sup>29</sup> | 2 <sup>28</sup> | 2 <sup>27</sup> | 2 <sup>26</sup> | 2 <sup>25</sup> | 2 <sup>24</sup> | |-----|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------| | B5h | 2 <sup>23</sup> | 2 <sup>22</sup> | 2 <sup>21</sup> | 2 <sup>20</sup> | 2 <sup>19</sup> | 2 <sup>18</sup> | 2 <sup>17</sup> | 2 <sup>16</sup> | | B6h | 2 <sup>15</sup> | 2 <sup>14</sup> | 2 <sup>13</sup> | 2 <sup>12</sup> | 2 <sup>11</sup> | 2 <sup>10</sup> | 2 <sup>9</sup> | 2 <sup>8</sup> | | B7h | 27 | 2 <sup>6</sup> | 2 <sup>5</sup> | 2 <sup>4</sup> | 2 <sup>3</sup> | 2 <sup>2</sup> | 2 <sup>1</sup> | 2° | bit7 The PWE value is compared against the value written to this location to enable PW2 access. At power-on, the PWE value is set to all ones. Thus writing these bytes to all ones grants PW2 access on power-up without writing the password entry. All reads of this register are 00h. ### Table 02h, Register B8h: FETG Enable<sub>1</sub> FACTORY DEFAULT 00h READ ACCESS PW2 WRITE ACCESS PW2 MEMORY TYPE Nonvolatile (SEE) | B8h | TEMP EN | V <sub>CC</sub> EN | MON1 EN | MON2 EN | MON3 EN | RESERVED | RESERVED | RESERVED | |-----|---------|--------------------|---------|---------|---------|----------|----------|----------| | | hit7 | | | | | | | hit∩ | Configures the maskable interrupt for the FETG pin. | bit7 | <b>TEMP EN:</b> Enables/Disables active interrupts on the FETG pin due to temperature measurements outside the threshold limits. 0 = Disable (Default) 1 = Enable | |--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | bit6 | V <sub>CC</sub> EN: Enables/Disables active interrupts on the FETG pin due to V <sub>CC</sub> measurements outside the threshold limits. 0 = Disable (Default) 1 = Enable | | bit5 | MON1 EN: Enables/Disables active interrupts on the FETG pin due to MON1 measurements outside the threshold limits. 0 = Disable (Default) 1 = Enable | | bit4 | MON2 EN: Enables/Disables active interrupts on the FETG pin due to MON2 measurements outside the threshold limits. 0 = Disable (Default) 1 = Enable | | bit3 | MON3 EN: Enables/Disables active interrupts on the FETG pin due to MON3 measurements outside the threshold limits. 0 = Disable (Default) 1 = Enable | | bit2:0 | RESERVED (Default = 0) | ### Table 02h, Register B9h: FETG Enable0 FACTORY DEFAULT 00h READ ACCESS PW2 WRITE ACCESS PW2 MEMORY TYPE Nonvolatile (SEE) | B9h | TXP-HI EN | TXP-LO EN | BIAS-HI EN | BIAS MAX EN | RESERVED | RESERVED | RESERVED | RESERVED | |-----|-----------|-----------|------------|-------------|----------|----------|----------|----------| | | bit7 | | | | | | | bit0 | Configures the maskable interrupt for the FETG pin. | bit7 | TX-P-HI EN: Enables/Disables active interrupts on the FETG pin due to Tx-P fast comparisons above the threshold limit. 0 = Disable (Default) 1 = Enable. | |--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------| | bit6 | <b>TX-P-LO EN:</b> Enables/Disables active interrupts on the FETG pin due to Tx-P fast comparisons below the threshold limit. 0 = Disable (Default) 1 = Enable | | bit5 | BIAS-HI EN: Enables/Disables active interrupts on the FETG pin due to BIAS fast comparisons above the threshold limit. 0 = Disable (Default) 1 = Enable | | bit4 | BIAS MAX EN: Enables/Disables active interrupts on the FETG pin due to BIAS fast comparisons below the threshold limit. 0 = Disable (Default) 1 = Enable | | bit3:0 | RESERVED (Default = 0) | ### Table 02h, Register BAh: TX-F Enable<sub>1</sub> FACTORY DEFAULT 00h READ ACCESS PW2 WRITE ACCESS PW2 MEMORY TYPE Nonvolatile (SEE) | BAh | TEMP EN | V <sub>CC</sub> EN | MON1 EN | MON2 EN | MON3 EN | RESERVED | RESERVED | RESERVED | |-----|---------|--------------------|---------|---------|---------|----------|----------|----------| | | bit7 | | | | | | | bit0 | Configures the maskable interrupt for the TX-F pin. | bit7 | <b>TEMP EN:</b> Enables/Disables active interrupts on the TX-F pin due to temperature measurements outside the threshold limits. | |--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------| | | 0 = Disable (Default) 1 = Enable | | bit6 | V <sub>CC</sub> EN: Enables/Disables active interrupts on the TX-F pin due to V <sub>CC</sub> measurements outside the threshold limits. 0 = Disable (Default) | | | 1 = Enable | | | <b>MON1 EN:</b> Enables/Disables active interrupts on the TX-F pin due to MON1measurements outside the threshold limits. | | bit5 | 0 = Disable (Default) | | | 1 = Enable | | | <b>MON2 EN:</b> Enables/Disables active interrupts on the TX-F pin due to MON2 measurements outside the threshold limits. | | bit4 | 0 = Disable (Default) | | | 1 = Enable. | | 1.00 | MON3 EN: Enables/Disables active interrupts on the TX-F pin due to MON3 measurements outside the threshold limits. | | bit3 | 0 = Disable (Default) | | | 1 = Enable | | bit2:0 | RESERVED (Default = 0) | ### Table 02h, Register BBh: TX-F Enable0 FACTORY DEFAULT 00h READ ACCESS PW2 WRITE ACCESS PW2 MEMORY TYPE Nonvolatile (SEE) | BBh | TXP-HI EN | TXP-LO EN | BIAS-HI EN | BIAS MAX EN | RESERVED | RESERVED | RESERVED | FETG EN | |-----|-----------|-----------|------------|-------------|----------|----------|----------|---------| | | bit7 | | | | | | | bit0 | Configures the maskable interrupt for the Tx-F pin. | bit7 | TXP-HI EN: Enables/Disables active interrupts on the Tx-F pin due to Tx-P fast comparisons above the threshold limit. 0 = Disable (Default) 1 = Enable. | |--------|------------------------------------------------------------------------------------------------------------------------------------------------------------| | bit6 | TXP-LO EN: Enables/Disables active interrupts on the Tx-F pin due to Tx-P fast comparisons below the threshold limit. 0 = Disable (Default) 1 = Enable | | bit5 | BIAS-HI EN: Enables/Disables active interrupts on the Tx-F pin due to BIAS fast comparisons above the threshold limit. 0 = Disable (Default) 1 = Enable | | bit4 | BIAS MAX EN: Enables/Disables active interrupts on the Tx-F pin due to BIAS fast comparisons above the threshold limit. 0 = Disable (Default) 1 = Enable | | bit3:1 | RESERVED (Default = 0) | | bit0 | FETG EN: 0 = Normal FETG operation (Default) 1 = Enables FETG to act as an input to Tx-F output. | ### Table 02h, Register BCh: HTXP **FACTORY DEFAULT:** 00h **READ ACCESS** PW2 WRITE ACCESS PW2 MEMORY TYPE: Nonvolatile (SEE) > $2^{6}$ 2<sup>5</sup> 2<sup>3</sup> $2^2$ $2^{7}$ $2^4$ 2<sup>1</sup> 20 bit7 bit0 Fast comparison DAC adjust for High TXP. This value is added to the APC\_DAC value recalled from Table 04h. If the sum is greater than 0xFF then 0xFF is used. Comparisons greater than APC\_DAC plus this value, found on the BMD pin, will create a TX-P HI alarm. ### Table 02h, Register BDh: LTXP BCh 00h **FACTORY DEFAULT: READ ACCESS** PW2 WRITE ACCESS PW2 MEMORY TYPE: Nonvolatile (SEE) > BDh $2^{7}$ $2^6$ $2^5$ $2^4$ $2^3$ $2^2$ 2<sup>1</sup> 2° bit0 Fast comparison DAC adjust for Low TXP. This value is subtracted from the APC\_DAC value recalled from Table 04h. If the difference is less than 0x00 then 0x00 is used. Comparisons less than APC\_DAC minus this value, found on the BMD pin, will create a TX-PLO alarm. #### Table 02h, Register BEh: HBIAS **FACTORY DEFAULT:** 00h **READ ACCESS** PW2 WRITE ACCESS PW2 MEMORY TYPE: Nonvolatile (SEE) > BEh $2^{7}$ $2^5$ $2^4$ $2^3$ $2^2$ 2<sup>1</sup> $2^{0}$ bit7 bit0 Fast comparison DAC setting for High BIAS. ### Table 02h, Register BFh: MAX IBIAS FACTORY DEFAULT: 00h READ ACCESS PW2 WRITE ACCESS PW2 MEMORY TYPE: Nonvolatile (SEE) This value will define the maximum DAC value allowed for the upper 8 bits of IBIAS output during all operations. During the initial step and binary search, this value will not cause an alarm but will still clamp the IBIAS DAC output. After the startup sequence (or normal APC operations), if the APC loop tries to create an IBIAS value greater than this setting, IBIAS is clamped, and creates a BIAS MAX alarm. Settings 00h through FEh are intended for normal APC mode of operation. Setting FFh is reserved for manual IBIAS mode. #### Table 02h, Register C0h to F7h: Empty #### Table 02h, Register F8h-F9h: MAN IBIAS FACTORY DEFAULT: 00h READ ACCESS PW2 WRITE ACCESS PW2 and (BIAS-EN = 0) MEMORY TYPE: Volatile | F8h | RESERVED | RESERVED | 2 <sup>12</sup> | 2 <sup>11</sup> | 2 <sup>10</sup> | 2 <sup>9</sup> | 2 <sup>8</sup> | 27 | | |-----|----------------|----------------|-----------------|-----------------|-----------------|----------------|----------------|------|---| | F9h | 2 <sup>7</sup> | 2 <sup>6</sup> | 2 <sup>5</sup> | 24 | 2 <sup>3</sup> | 2 <sup>2</sup> | 2 <sup>1</sup> | 2° | l | | | bit7 | | | | | | | bit0 | | When "BIAS-EN" (Table 02h, 80h) is written to 0, writes to these bytes will control the lower portion of the IBIAS DAC [7:0]. #### Table 02h, Register FAh: MAN\_CNTL FACTORY DEFAULT: 00h READ ACCESS PW2 WRITE ACCESS PW2 and (BIAS-EN = 0) MEMORY TYPE: Volatile FAh RESERVED RESERVED RESERVED RESERVED RESERVED RESERVED RESERVED MAN\_CLK When "BIAS-EN" bit (Table 02h, 80h) is written to zero, bit zero of this byte will control the updates of the MAN IBIAS value to the Bias output. The Values of MAN IBIAS should be written with a separate write command. Setting bit zero to a '1' will clock the MAN IBIAS value to the output DAC. - Write the MAN IBIAS value with a write command. - 2. Set the MAN CLK bit to a '1' with a separate write command. - 3. Clear the MAN CLK bit to a '0' with a separate write command. Table 02h, Register FBh to FFh: Reserved FACTORY DEFAULT READ ACCESS WRITE ACCESS MEMORY TYPE: These registers are reserved. ### Table 03h, Register Descriptions ### Table 03h, Register 80h to FFh: PW2 EEPROM FACTORY DEFAULT 00h READ ACCESS PW2 WRITE ACCESS PW2 MEMORY TYPE: Nonvolatile (EE) PW2 general-purpose EEPROM. ### Table 04h, Register Descriptions ### Table 04h, Register 80h to C7h: Modulation LUT FACTORY DEFAULT 00h READ ACCESS PW2 WRITE ACCESS PW2 MEMORY TYPE: Nonvolatile (EE) 80h-C7h 2<sup>7</sup> 2<sup>6</sup> 2<sup>5</sup> 2<sup>4</sup> 2<sup>3</sup> 2<sup>2</sup> 2<sup>1</sup> 2<sup>0</sup> bit7 The unsigned value for modulation DAC output. The Modulation LUT is a set of registers assigned to hold the temperature profile for the Modulation DAC. The values in this table combined with the MOD bits in the MOD Ranging register (Table 02h, Register 8Bh) determine the set point for the Modulation Voltage. The temperature measurement is used to index the LUT (T INDEX, Table 02h, Register 81h) in 2°C increments from -40°C to +102°C, starting at 80h in Table 04h. Register 80h defines the -40°C to -38°C MOD output, register 81h defines -38°C to -36°C MOD output, and so on. Values recalled from this EEPROM memory table are written into the MOD DAC location which holds the value until the next temperature conversion. The part can be placed into a manual mode (Mod\_En bit, Table 02h, Register 80h), where MOD DAC can be directly controlled for calibration. If the temperature compensation functionality is not required, then program the entire Table 04h, to the desired modulation setting. ### **Table 05h, Register Descriptions** Table 05h, Register 80h to C7h: APC Tracking Error LUT FACTORY DEFAULT 00h READ ACCESS PW2 WRITE ACCESS PW2 MEMORY TYPE: Nonvolatile (EE) 80h-A3h 2<sup>7</sup> 2<sup>6</sup> 2<sup>5</sup> 2<sup>4</sup> 2<sup>3</sup> 2<sup>2</sup> 2<sup>1</sup> 2<sup>0</sup> bit0 The Tracking Error LUT is set of registers assigned to hold the temperature profile for the APC reference DAC. The values in this table combined with the APC bits in the Comp Ranging register (Table 02h, Register 8Dh) determine the set point for the APC loop. The on board temperature measurement is used to index the LUT (T INDEX, Table 02h, Register 81h) in 4°C increments from -40°C to +100°C, starting at register 80h in Table 05h. Register 80h defines the -40°C to -36°C APC reference value, register 81h defines -36°C to -32°C APC reference value, and so on. Values recalled from this EEPROM memory table are written into the APC DAC location, which holds the value until the next temperature conversion. The part can be placed into a manual mode (Apc\_En bit, Table 02h, Register 80h), where APC DAC can be directly controlled for calibration. If tracking error temperature compensation is not required by the application, program the entire LUT to the APC set-point. #### Table 05h, Register A3h to A7h: Reserved FACTORY DEFAULT READ ACCESS WRITE ACCESS MEMORY TYPE: These registers are reserved. ### Package Information For the latest package outline information and land patterns, go to www.maxim-ic.com/packages. | PACKAGE TYPE | PACKAGE CODE | DOCUMENT NO. | |--------------|--------------|----------------| | 16 TSSOP | U16+1 | <u>21-0066</u> | ### **Revision History** | REVISION<br>NUMBER | REVISION<br>DATE | DESCRIPTION | PAGES<br>CHANGED | | | |--------------------|-----------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|------------------|--|--| | 0 | 10/06 | Initial release. | | | | | | | Changed "triplexer" to "transceiver" in the General Description. | 1 | | | | | | Added "Turn-Off Delay" and "Turn-On Delay" to the tops and ton PARAMETER specs in the Control Loop and Quick-Trip Timing Characteristics table. | 3 | | | | | 12/06 | Corrected reference of "312-5mV" in Note 6 to "312.5mV." | 4 | | | | 1 | | Changed I <sub>INIT</sub> to t <sub>ON</sub> in Figure 1. | 9 | | | | ı | | Corrected reference of "BIAS MAX" to MAX IBIAS" in the BIAS and MOD Output During Initial Power-Up section. | 9 | | | | | Corrected reference of "MAX IBIAS" to "BIAS MAX" in the BIAS-EN (Tab description. | | 43 | | | | | | Corrected reference of "Factory Default" to "Power-On Value" in the register descriptions for Tindex, MOD DAC, and APC DAC. | 44 | | | | 2 | 8/09 | Replaced all instances of 5.5V with 3.9V. | 1–5 | | | | | 8/09 | Added the Analog Voltage Monitoring table. | 5 | | | Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.