#### SN54LV132A, SN74LV132A SCLS394J-APRIL 1999-REVISED FEBRUARY 2015 # SNx4LV132A Quadruple Positive-NAND Gates With Schmitt-Trigger Inputs #### **Features** - 2-V to 5.5-V $V_{CC}$ Operation - Max t<sub>pd</sub> of 9 ns at 5 V - Typical V<sub>OLP</sub> (Output Ground Bounce) <0.8 V at $V_{CC} = 3.3 \text{ V}, T_A = 25^{\circ}\text{C}$ - Typical V<sub>OHV</sub> (Output V<sub>OH</sub> Undershoot) >2.3 V at $V_{CC} = 3.3 \text{ V}, T_A = 25^{\circ}\text{C}$ - Support Mixed-Mode Voltage Operation on All - Latch-Up Performance Exceeds 250 mA per - Ioff Supports Live Insertion, Partial Power-Down Mode, and Back Drive Protection - ESD Protection Exceeds JESD 22 - 2000-V Human-Body Model (A114-A) - 200-V Machine Model (A115-A) - 1000-V Charged-Device Model (C101) ## **Applications** - Industrial PC: Rugged PC and Laptop - Access Control and Security: Camera Surveillance IP Network - Vending, Payment and Change Machines - Patient Monitoring STB / DVR / Streaming Media (Withdraw) - Other Motor Drives (Such as Switch Reluctance) ## 3 Description The 'LV132A devices are quadruple positive-NAND gates designed for 2-V to 5.5-V V<sub>CC</sub> operation. The 'LV132A devices perform the Boolean function Y $= \overline{A \cdot B}$ or $Y = \overline{A} + \overline{B}$ in positive logic. Each circuit functions as a NAND gate, but because of the Schmitt trigger, it has different input threshold levels for positive- and negative-going signals. These circuits are temperature compensated and can be triggered from the slowest of input ramps and still give clean jitter-free output signals. #### Device Information<sup>(1)</sup> | PART NUMBER | PACKAGE | BODY SIZE (NOM) | |-------------|------------|-----------------------| | | SOIC (14) | 8.65 mm × 3.91 mm | | | SOP (14) | 10.30 mm × 5.30<br>mm | | LV132A | SSOP (14) | 6.20 mm × 5.30 mm | | | TSSOP (14) | 5.00 mm × 4.40 mm | | | TVSOP (14) | 3.60 mm × 4.40 mm | (1) For all available packages, see the orderable addendum at the end of the data sheet. ## Logic Diagram (Positive Logic) ## **Table of Contents** | 1 | Features 1 | 9 | Detailed Description | 9 | |---|------------------------------------------|----|--------------------------------------------------|----| | 2 | Applications 1 | | 9.1 Overview | 9 | | 3 | Description 1 | | 9.2 Functional Block Diagram | 9 | | 4 | Logic Diagram (Positive Logic) 1 | | 9.3 Feature Description | 9 | | 5 | Revision History | | 9.4 Device Functional Modes | 9 | | 6 | Pin Configuration and Functions | 10 | Application and Implementation | | | 7 | Specifications4 | | 10.1 Application Information | 10 | | • | 7.1 Absolute Maximum Ratings 4 | | 10.2 Typical Application | 10 | | | 7.2 ESD Ratings | 11 | Power Supply Recommendations | 11 | | | 7.3 Recommended Operating Conditions | 12 | Layout | 11 | | | 7.4 Thermal Information | | 12.1 Layout Guidelines | 11 | | | 7.5 Electrical Characteristics | | 12.2 Layout Example | 11 | | | 7.6 Switching Characteristics 6 | 13 | Device and Documentation Support | 12 | | | 7.7 Switching Characteristics | | 13.1 Related Links | 12 | | | 7.8 Switching Characteristics | | 13.2 Trademarks | 12 | | | 7.9 Noise Characteristics for SN74LV132A | | 13.3 Electrostatic Discharge Caution | 12 | | | 7.10 Operating Characteristics | | 13.4 Glossary | 12 | | _ | 7.11 Typical Characteristics | 14 | Mechanical, Packaging, and Orderable Information | 10 | | 8 | Parameter Measurement Information 8 | | IIIOIIIIauoII | 12 | ## 5 Revision History ## Changes from Revision I (June 2010) to Revision J **Page** - Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and ## 6 Pin Configuration and Functions SN54LV132A: J or W Package SN74LV132A: D, DB, DGV, NS, or PW Package (Top View) # SN54LV132A: FK Package (Top View) A. NC - No internal connection ## **Pin Functions** | F | PIN | 1/0 | DESCRIPTION | |-----|-----------------|-----|-----------------| | NO. | NAME | I/O | DESCRIPTION | | 1 | 1A | I | 1A input | | 2 | 1B | I | 1B | | 3 | 1Y | 0 | 1Y | | 4 | 2A | I | 2A | | 5 | 2B | I | 2B | | 6 | 2Y | 0 | 2Y | | 7 | GND | _ | GND | | 8 | 3Y | 0 | 3Y | | 9 | 3A | I | 3A | | 10 | 3B | I | 3B | | 11 | 4Y | 0 | 4Y | | 12 | 4A | I | 4A | | 13 | 4B | I | 4B | | 14 | V <sub>CC</sub> | _ | V <sub>CC</sub> | Copyright © 1999–2015, Texas Instruments Incorporated ## 7 Specifications ## 7.1 Absolute Maximum Ratings<sup>(1)</sup> over operating free-air temperature (unless otherwise noted) | | | | MIN | MAX | UNIT | |------------------|---------------------------------------------------|-------------------------------------|-----------------------|-----|------| | $V_{CC}$ | Supply voltage | | -0.5 | 7 | V | | $V_{I}$ | Input voltage <sup>(2)</sup> | | -0.5 | 7 | ٧ | | $V_{O}$ | Voltage applied to any output in the hi | gh-impedance or power-off state (2) | -0.5 | 7 | ٧ | | Vo | Output voltage <sup>(2) (3)</sup> | -0.5 | V <sub>CC</sub> + 0.5 | V | | | $I_{IK}$ | Input clamp current | V <sub>I</sub> < 0 | | -20 | mA | | $I_{OK}$ | Output clamp current | V <sub>O</sub> < 0 | | -50 | mA | | Io | Continuous output current | $V_O = 0$ to $V_{CC}$ | -25 | 25 | mA | | | Continuous current through V <sub>CC</sub> or GND | | -50 | 50 | mA | | T <sub>stg</sub> | Storage temperature | | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ### 7.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|---------------------------------------------------------------------|-------|------| | | | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2000 | | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±1000 | V | | | alboriargo | Machine model (A115-A) | 200 | | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. ## 7.3 Recommended Operating Conditions See (1)(2) | | | | MIN | MAX | UNIT | | |------------------------------|-------------------------------------------|--------------------------------------------|-----|-----------------|------|--| | $V_{CC}$ | Supply voltage | | 2 | 5.5 | V | | | $V_{I}$ | Input voltage | | 0 | 5.5 | V | | | Vo | Output voltage | | 0 | V <sub>CC</sub> | V | | | | | V <sub>CC</sub> = 2 V | | -50 | μΑ | | | | I <sub>OH</sub> High-level output current | $V_{CC}$ = 2.3 V to 2.7 V | | -2 | | | | I <sub>OH</sub> High-level o | rigii-level output current | $V_{CC} = 3 \text{ V to } 3.6 \text{ V}$ | | -6 | mA | | | | | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$ | | -12 | | | | | | V <sub>CC</sub> = 2 V | | 50 | μΑ | | | | Low lovel output ourrent | $V_{CC}$ = 2.3 V to 2.7 V | | 2 | | | | I <sub>OL</sub> | Low-level output current | $V_{CC} = 3 \text{ V to } 3.6 \text{ V}$ | | 6 | mA | | | | | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$ | | 12 | | | | _ | Operating free air temperature | SN54LV132A | -55 | 125 | °C | | | T <sub>A</sub> | Operating free-air temperature | SN74LV132A | -40 | 125 | 10 | | All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. See the TI application report, Implications of Slow or Floating CMOS Inputs, SCBA004. (2) SN54LV132A is in product preview <sup>(2)</sup> The input and output negative-voltage ratings may be exceeded if the input and output current ratings are observed. <sup>(3)</sup> The value is limited to 5.5-V maximum. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. #### 7.4 Thermal Information over operating free-air temperature range (unless otherwise noted) | | THERMAL METRIC <sup>(1)</sup> | | DB | DGV | NS | PW | UNIT | |----------------------|----------------------------------------------|------|-------|---------|------|-------|------| | | THERMAL METRIC | | | 14 PINS | | | UNII | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 90.6 | 107.1 | 129.0 | 90.7 | 122.6 | | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 50.9 | 59.6 | 52.1 | 48.3 | 51.4 | | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 44.8 | 54.4 | 62.0 | 49.4 | 64.4 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 14.7 | 20.5 | 6.5 | 14.6 | 6.7 | | | ΨЈВ | Junction-to-board characterization parameter | 44.5 | 53.8 | 61.3 | 49.1 | 63.8 | | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953. ## 7.5 Electrical Characteristics over recommended operating free-air temperature range (unless otherwise noted) | | DADAMETED | TEGT COMPITIONS | v | SN54L | V132A <sup>(1)</sup> | SN74 | LV132A | | | |------------------|----------------------------------------------------|----------------------------------|-----------------|-----------------------|----------------------|-----------------------|---------|------|--| | | PARAMETER | TEST CONDITIONS | V <sub>CC</sub> | MIN | TYP MAX | MIN | TYP MAX | UNIT | | | | | | 2.5 V | 1 | 1.75 | 1 | 1.75 | | | | $V_{T+}$ | Positive-going input<br>threshold voltage | | 3.3 V | 1.31 | 2.31 | 1.31 | 2.31 | V | | | | tineonola voltage | | 5 V | 1.95 | 3.5 | 1.95 | 3.5 | | | | | | | 2.5 V | 0.75 | 1.5 | 0.75 | 1.5 | | | | $V_{T-}$ | Negative-going input threshold voltage | | 3.3 V | 0.99 | 2.07 | 0.99 | 2.07 | V | | | | tinoonola voltago | | 5 V | 1.5 | 3.05 | 1.5 | 3.05 | | | | | | | 2.5 V | 0.25 | 1 | 0.25 | 1 | | | | $\Delta V_{T}$ | Hysteresis<br>(V <sub>T+</sub> - V <sub>T-</sub> ) | | 3.3 V | 0.33 | 1.32 | 0.33 | 1.32 | V | | | | | | 5 V | 0.5 | 2 | 0.5 | 2 | | | | | | I <sub>OH</sub> = -50 μA | 2 to 5.5 V | V <sub>CC</sub> - 0.1 | | V <sub>CC</sub> - 0.1 | | | | | V | | $I_{OH} = -2 \text{ mA}$ | 2.3 V | 2 | | 2 | | V | | | $V_{OH}$ | | $I_{OH} = -6 \text{ mA}$ | 3 V | 2.48 | | 2.48 | | V | | | | | $I_{OH} = -12 \text{ mA}$ | 4.5 V | 3.8 | | 3.8 | | | | | | | I <sub>OL</sub> = 50 μA | 2 to 5.5 V | | 0.1 | | 0.1 | | | | V | | $I_{OL} = 2 \text{ mA}$ | 2.3 V | | 0.4 | | 0.4 | V | | | $V_{OL}$ | | $I_{OL} = 6 \text{ mA}$ | 3 V | | 0.44 | | 0.44 | V | | | | | I <sub>OL</sub> = 12 mA | 4.5 V | | 0.55 | | 0.55 | | | | I | | $V_I = 5.5 \text{ V or GND}$ | 0 to 5.5 V | | ±1 | | ±1 | μΑ | | | I <sub>CC</sub> | | $V_I = V_{CC}$ or GND, $I_O = 0$ | 5.5 V | | 20 | | 20 | μA | | | I <sub>off</sub> | | $V_I$ or $V_O = 0$ to 5.5 V | 0 V | | 5 | | 5 | μA | | | C <sub>i</sub> | | $V_I = V_{CC}$ or GND | 3.3 V | | 1.9 | | 1.9 | pF | | <sup>(1)</sup> SN54LV132A is in product preview Copyright © 1999–2015, Texas Instruments Incorporated ### 7.6 Switching Characteristics over recommended operating free-air temperature range, V<sub>CC</sub> = 2.5 V ±0.2 V (unless otherwise noted) (see Figure 3) | PARAMETER | FROM (INPUT) | то (оитрит) | TO (OUTPUT) LOAD | | Т | T <sub>A</sub> = 25°C | | | SN54LV132A <sup>(1)</sup> | | SN74LV132A | | |------------------------|--------------|------------------------|------------------|--------------------|---------------------|-----------------------|---------------------|-----|---------------------------|-----|------------|--| | | | | CAPACITANCE | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNIT | | | t <sub>pd</sub> A or B | | C <sub>L</sub> = 15 pF | | 7.9 <sup>(2)</sup> | 16.5 <sup>(2)</sup> | 1 <sup>(2)</sup> | 18.5 <sup>(2)</sup> | 1 | 18.5 | | | | | | r | C <sub>L</sub> = 50 pF | | 10.8 | 20.2 | 1 | 23 | 1 | 23 | ns | | | (1) SN54LV132A is in product preview ### 7.7 Switching Characteristics over recommended operating free-air temperature range, $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ (unless otherwise noted) (see Figure 3) | PARAMETER | FROM (INPUT) | то (оитрит) | LOAD<br>CAPACITANCE | T <sub>A</sub> = 25°C | | | SN54LV132A <sup>(1)</sup> | | SN74LV132A | | UNIT | |-----------------|--------------|------------------------|------------------------|-----------------------|---------------------|-------|---------------------------|------|------------|------|------| | | | | | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNIT | | 4 A 27 B | V | C <sub>L</sub> = 15 pF | | 5.6 <sup>(2)</sup> | 11.9 <sup>(2)</sup> | 1 (2) | 14 <sup>(2)</sup> | 1 | 14 | no | | | <sup>1</sup> pd | d A or B | r | C <sub>L</sub> = 50 pF | | 7.6 | 15.4 | 1 | 17.5 | 1 | 17.5 | ns | (1) SN54LV132A is in product preview ## 7.8 Switching Characteristics over recommended operating free-air temperature range, V<sub>CC</sub> = 5 V ±0.5 V (unless otherwise noted) (see Figure 3) | DADAMETED | PARAMETER FROM TO LOAD | | T <sub>A</sub> = 25°C | | | SN54LV1 | 32A <sup>(1)</sup> | SN74LV132A | | UNIT | | |-----------------|------------------------|----------|------------------------|-----|--------|--------------------|--------------------|------------|-----|------|------| | PARAMETER | (INPUT) | (OUTPUT) | CAPACITANCE | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNIT | | • | A or B | V | C <sub>L</sub> = 15 pF | | 3.9(2) | 7.7 <sup>(2)</sup> | 1 (2) | 9(2) | 1 | 9 | 2 | | <sup>L</sup> pd | AUID | r | C <sub>L</sub> = 50 pF | | 5.3 | 9.7 | 1 | 11 | 1 | 11 | ns | (1) SN54LV132A is in product preview #### 7.9 Noise Characteristics for SN74LV132A $V_{CC} = 3.3 \text{ V}, C_L = 50 \text{ pF}, T_A = 25^{\circ}\text{C}^{(1)}$ | • 66 0.0 | 7 1, SE SS P. 1 1 A = S S | | | | | |--------------------|-----------------------------------------------|------|-------|------|------| | | PARAMETER | MIN | TYP | MAX | UNIT | | V <sub>OL(P)</sub> | Quiet output, maximum dynamic V <sub>OL</sub> | | 0.21 | 0.8 | | | $V_{OL(V)}$ | Quiet output, minimum dynamic V <sub>OL</sub> | | -0.09 | -0.8 | | | V <sub>OH(V)</sub> | Quiet output, minimum dynamic V <sub>OH</sub> | | 3.12 | | V | | $V_{IH(D)}$ | High-level dynamic input voltage | 2.31 | | | | | V <sub>IL(D)</sub> | Low-level dynamic input voltage | | | 0.99 | | <sup>(1)</sup> Characteristics are for surface-mount packages only. ## 7.10 Operating Characteristics $T_A = 25^{\circ}C$ | | PARAMETER | TEST CONDITIONS | V <sub>cc</sub> | TYP | UNIT | |-----------------|-------------------------------|------------------------------------|-----------------|------|------| | _ | Power dissipation capacitance | C F0 7 | 3.3 V | 7.5 | pF | | C <sub>pd</sub> | | C <sub>L</sub> = 50 pF, f = 10 MHz | 5 V | 11.2 | | Product Folder Links: SN54LV132A SN74LV132A <sup>(2)</sup> On products compliant to MIL-PRF-38535, this parameter is not production tested. <sup>(2)</sup> On products compliant to MIL-PRF-38535, this parameter is not production tested. <sup>(2)</sup> On products compliant to MIL-PRF-38535, this parameter is not production tested. ## 7.11 Typical Characteristics #### 8 Parameter Measurement Information - A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 1 MHz, $Z_O = 50 \Omega$ , $t_r \leq$ 3 ns. $\leq$ 3 ns. - D. The outputs are measured one at a time, with one input transition per measurement. - E. t<sub>PLZ</sub> and t<sub>PHZ</sub> are the same as t<sub>dis</sub>. - F. t<sub>PZL</sub> and tPZH are the same as t<sub>en</sub>. - G. t<sub>PHL</sub> and t<sub>PLH</sub> are the same as t<sub>pd</sub>. - H. All parameters and waveforms are not applicable to all devices. Figure 3. Load Circuit and Voltage Waveforms ## 9 Detailed Description #### 9.1 Overview The SN74LV132A Is a quadruple 2-input positive NAND gate with low drive that produces slow rise and fall times. This reduces ringing on the output signal. Each circuit functions as a NAND gate, but because of the Schmitt trigger, it has different input threshold levels for positive- and negative-going signals. These circuits are temperature compensated and can be triggered from the slowest of input ramps and still give clean jitter-free output signals. #### 9.2 Functional Block Diagram Figure 4. Logic Diagram (Positive Logic) #### 9.3 Feature Description - Wide operating voltage range, operates from 2 to 5.5 V - Allows down voltage translation, inputs accept voltages to 5.5 V #### 9.4 Device Functional Modes **Table 1. Function Table** | INP | OUTPUT | | |-----|--------|---| | Α | В | Y | | Н | Н | L | | L | Х | Н | | Х | L | Н | Copyright © 1999–2015, Texas Instruments Incorporated ## 10 Application and Implementation #### NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. #### 10.1 Application Information The SN74LV132A is a low-drive CMOS device that can be used for a multitude of bus interface type applications where output ringing is a concern. The low drive and slow edge rates will minimize overshoot and undershoot on the outputs. The inputs can accept voltages to 5.5 V at any valid $V_{CC}$ making it Ideal for down translation. ## 10.2 Typical Application Figure 5. Typical Application Schematic ### 10.2.1 Design Requirements This device uses CMOS technology and has balanced output drive. Care should be taken to avoid bus contention because it can drive currents that would exceed maximum limits. The high drive will also create fast edges into light loads so routing and load conditions should be considered to prevent ringing. The Schmitt trigger inputs allow for slow or noisy inputs while producing clean outputs. #### 10.2.2 Detailed Design Procedure - 1. Recommended input conditions - Specified high and low levels. See (V<sub>IH</sub> and V<sub>IL</sub>) in Recommended Operating Conditions. - Inputs are overvoltage tolerant allowing them to go as high as 5.5 V at any valid V<sub>CC</sub> - 2. Recommend output conditions - Load currents should not exceed 25 mA per output and 50 mA total for the part - Outputs should not be pulled above V<sub>CC</sub> ## **Typical Application (continued)** #### 10.2.3 Application Curve Figure 6. Switching Characteristics Comparison ## 11 Power Supply Recommendations The power supply can be any voltage between the min and max supply voltage rating located in *Recommended Operating Conditions*. Each $V_{CC}$ terminal should have a good bypass capacitor to prevent power disturbance. For devices with a single supply, TI recommends 0.1 $\mu$ F and if there are multiple $V_{CC}$ terminals then TI recommends .01 $\mu$ F or .022 $\mu$ F for each power terminal. It is okay to parallel multiple bypass caps to reject different frequencies of noise. A 0.1 $\mu$ F and 1 $\mu$ F are commonly used in parallel. The bypass capacitor should be installed as close to the power terminal as possible for best results. ## 12 Layout #### 12.1 Layout Guidelines When using multiple bit logic devices inputs should not ever float. In many cases, functions or parts of functions of digital logic devices are unused, for example, when only two inputs of a triple-input AND gate are used or only 3 of the 4 buffer gates are used. Such input pins should not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. Specified below are the rules that must be observed under all circumstances. All unused inputs of digital logic devices must be connected to a high or low bias to prevent them from floating. The logic level that should be applied to any particular unused input depends on the function of the device. Generally they will be tied to GND or V<sub>CC</sub> whichever make more sense or is more convenient. It is generally okay to float outputs unless the part is a transceiver. If the transceiver has an output enable pin it will disable the outputs section of the part when asserted. This will not disable the input section of the IOs so they also cannot float when disabled. #### 12.2 Layout Example Figure 7. Layout Recommendation ## 13 Device and Documentation Support #### 13.1 Related Links The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy. Table 2. Related Links | PARTS | PRODUCT FOLDER | RODUCT FOLDER SAMPLE & BUY | | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY | | |------------|----------------|----------------------------|------------|---------------------|---------------------|--| | SN54LV132A | Click here | Click here | Click here | Click here | Click here | | | SN74LV132A | Click here | Click here | Click here | Click here | Click here | | #### 13.2 Trademarks All trademarks are the property of their respective owners. ## 13.3 Electrostatic Discharge Caution These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. #### 13.4 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. ## 14 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. www.ti.com 8-Feb-2024 #### PACKAGING INFORMATION | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|----------------------|---------| | SN74LV132ADBR | ACTIVE | SSOP | DB | 14 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LV132A | Samples | | SN74LV132ADGVR | ACTIVE | TVSOP | DGV | 14 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LV132A | Samples | | SN74LV132ADR | ACTIVE | SOIC | D | 14 | 2500 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -40 to 125 | LV132A | Samples | | SN74LV132ANSR | ACTIVE | SO | NS | 14 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 74LV132A | Samples | | SN74LV132APWR | ACTIVE | TSSOP | PW | 14 | 2000 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -40 to 125 | (LV132, LV132A) | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. **Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. ## PACKAGE OPTION ADDENDUM www.ti.com 8-Feb-2024 Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. www.ti.com 30-May-2024 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | SN74LV132ADBR | SSOP | DB | 14 | 2000 | 330.0 | 16.4 | 8.35 | 6.6 | 2.4 | 12.0 | 16.0 | Q1 | | SN74LV132ADGVR | TVSOP | DGV | 14 | 2000 | 330.0 | 12.4 | 6.8 | 4.0 | 1.6 | 8.0 | 12.0 | Q1 | | SN74LV132ADR | SOIC | D | 14 | 2500 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 | | SN74LV132ADR | SOIC | D | 14 | 2500 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 | | SN74LV132ANSR | SO | NS | 14 | 2000 | 330.0 | 16.4 | 8.2 | 10.5 | 2.5 | 12.0 | 16.0 | Q1 | | SN74LV132APWR | TSSOP | PW | 14 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | SN74LV132APWR | TSSOP | PW | 14 | 2000 | 330.0 | 12.4 | 6.85 | 5.45 | 1.6 | 8.0 | 12.0 | Q1 | | SN74LV132APWR | TSSOP | PW | 14 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | www.ti.com 30-May-2024 ## \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |----------------|--------------|-----------------|------|------|-------------|------------|-------------| | SN74LV132ADBR | SSOP | DB | 14 | 2000 | 356.0 | 356.0 | 35.0 | | SN74LV132ADGVR | TVSOP | DGV | 14 | 2000 | 356.0 | 356.0 | 35.0 | | SN74LV132ADR | SOIC | D | 14 | 2500 | 356.0 | 356.0 | 35.0 | | SN74LV132ADR | SOIC | D | 14 | 2500 | 353.0 | 353.0 | 32.0 | | SN74LV132ANSR | so | NS | 14 | 2000 | 356.0 | 356.0 | 35.0 | | SN74LV132APWR | TSSOP | PW | 14 | 2000 | 356.0 | 356.0 | 35.0 | | SN74LV132APWR | TSSOP | PW | 14 | 2000 | 366.0 | 364.0 | 50.0 | | SN74LV132APWR | TSSOP | PW | 14 | 2000 | 356.0 | 356.0 | 35.0 | ## **MECHANICAL DATA** ## NS (R-PDSO-G\*\*) ## 14-PINS SHOWN ## PLASTIC SMALL-OUTLINE PACKAGE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15. ## DGV (R-PDSO-G\*\*) ## 24 PINS SHOWN #### **PLASTIC SMALL-OUTLINE** NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15 per side. D. Falls within JEDEC: 24/48 Pins – MO-153 14/16/20/56 Pins – MO-194 ## D (R-PDSO-G14) ## PLASTIC SMALL OUTLINE - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side. - E. Reference JEDEC MS-012 variation AB. # D (R-PDSO-G14) ## PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. PW (R-PDSO-G14) ## PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994. - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side. - E. Falls within JEDEC MO-153 ## DB (R-PDSO-G\*\*) ## PLASTIC SMALL-OUTLINE #### **28 PINS SHOWN** NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion not to exceed 0,15. D. Falls within JEDEC MO-150 ## IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated