# Quad 2-Input NAND Gate with Schmitt-Trigger Inputs with LSTTL Compatible Inputs

# **High-Performance Silicon-Gate CMOS**

The MC74HCT132A is identical in pinout to the LS132. The device inputs are compatible with standard CMOS outputs; with pull-up resistors, they are compatible with LSTTL outputs.

The MC74HCT132A can be used to enhance noise immunity or to square up slowly changing waveforms.

#### **Features**

- Output Drive Capability: 10 LSTTL Loads
- Outputs Directly Interface to CMOS, NMOS, and TTL
- Operating Voltage Range: 2.0 to 6.0 V
- Low Input Current: 1.0 μA
- High Noise Immunity Characteristic of CMOS Devices
- In Compliance with the Requirements as Defined by JEDEC Standard No. 7A
- Chip Complexity: 72 FETs or 18 Equivalent Gates
- NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable
- These Devices are Pb–Free, Halogen Free/BFR Free and are RoHS Compliant

| A1 [  | 1 ● | 14 | ] V <sub>CC</sub><br>] B4 |
|-------|-----|----|---------------------------|
| B1 [  | 2   | 13 | B4                        |
| Y1 [  | 3   | 12 | A4                        |
| A2 [  | 4   | 11 | Y4                        |
| В2 [  | 5   | 10 | В3                        |
| Y2 [  | 6   | 9  | _ A3                      |
| GND [ | 7   | 8  | Y3                        |
|       |     |    | •                         |

Figure 1. Pin Assignment

1



## ON Semiconductor®

www.onsemi.com

MARKING DIAGRAMS



SOIC-14 D SUFFIX CASE 751A





TSSOP-14 DT SUFFIX CASE 948G



= Assembly Location

WL, L = Wafer Lot

= Year

WW, W = Work Week

G or ■ = Pb–Free Package (Note: Microdot may be in either location)

#### **FUNCTION TABLE**

| Inp | Output |   |
|-----|--------|---|
| Α   | В      | Y |
| L   | L      | Н |
| L   | Н      | Н |
| Н   | L      | Н |
| Н   | Н      | L |

#### **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 2 of this data sheet.



Figure 2. Logic Diagram

## ORDERING INFORMATION

| Device            | Package              | Shipping <sup>†</sup> |
|-------------------|----------------------|-----------------------|
| MC74HCT132ADG     |                      | 55 Units / Rail       |
| MC74HCT132ADR2G   | SOIC-14<br>(Pb-Free) | 2500 / Tape & Reel    |
| NLV74HCT132ADR2G* | (1.5.1.00)           | 2500 / Tape & Reel    |
| MC74HCT132ADTR2G  | TSSOP-14             | 2500 / Tape & Reel    |
| NLVHCT132ADTR2G*  | (Pb-Free)            | 2500 / Tape & Reel    |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

<sup>\*</sup>NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable.

#### **MAXIMUM RATINGS**

| Symbol                | Parameter                                                                                               | Value                                        | Unit |
|-----------------------|---------------------------------------------------------------------------------------------------------|----------------------------------------------|------|
| V <sub>CC</sub>       | Positive DC Supply Voltage                                                                              | -0.5  to  +7.0                               | V    |
| V <sub>IN</sub>       | Digital Input Voltage                                                                                   | -0.5  to  +7.0                               | V    |
| V <sub>OUT</sub>      | DC Output Voltage Output in 3-State High or Low State                                                   | -0.5 to +7.0<br>-0.5 to V <sub>CC</sub> +0.5 | V    |
| I <sub>IK</sub>       | Input Diode Current                                                                                     | -20                                          | mA   |
| I <sub>OK</sub>       | Output Diode Current                                                                                    | ±20                                          | mA   |
| I <sub>OUT</sub>      | DC Output Current, per Pin                                                                              | ± 25                                         | mA   |
| I <sub>CC</sub>       | DC Supply Current, V <sub>CC</sub> and GND Pins                                                         | ±75                                          | mA   |
| I <sub>GND</sub>      | DC Ground Current per Ground Pin                                                                        | ±75                                          | mA   |
| T <sub>STG</sub>      | Storage Temperature Range                                                                               | -65 to +150                                  | °C   |
| T <sub>L</sub>        | Lead Temperature, 1 mm from Case for 10 Seconds                                                         | 260                                          | °C   |
| TJ                    | Junction Temperature Under Bias                                                                         | +150                                         | °C   |
| $\theta_{JA}$         | Thermal Resistance 14–SOIC 14–TSSOP                                                                     | 125<br>170                                   | °C/W |
| P <sub>D</sub>        | Power Dissipation in Still Air at 85°C SOIC TSSOP                                                       | 500<br>450                                   | mW   |
| MSL                   | Moisture Sensitivity                                                                                    | Level 1                                      |      |
| F <sub>R</sub>        | Flammability Rating Oxygen Index: 30% – 35%                                                             | UL 94 V0 @ 0.125 in                          |      |
| V <sub>ESD</sub>      | ESD Withstand Voltage  Human Body Model (Note 1)  Machine Model (Note 2)  Charged Device Model (Note 3) | > 2000<br>> 100<br>> 500                     | V    |
| I <sub>Latch-Up</sub> | Latch-Up Performance Above V <sub>CC</sub> and Below GND at 85°C (Note 4)                               | ±300                                         | mA   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

- 1. Tested to EIA/JESD22-A114-A.
- 2. Tested to EIA/JESD22-A115-A.
- 3. Tested to JESD22-C101-A.
- 4. Tested to EIA/JESD78.

#### **RECOMMENDED OPERATING CONDITIONS**

| Symbol                             | Parameter                                            | Min  | Max                  | Unit |
|------------------------------------|------------------------------------------------------|------|----------------------|------|
| V <sub>CC</sub>                    | DC Supply Voltage (Referenced to GND)                | 2.0  | 6.0                  | V    |
| V <sub>IN</sub> , V <sub>OUT</sub> | DC Input Voltage, Output Voltage (Referenced to GND) | 0    | V <sub>CC</sub>      | V    |
| T <sub>A</sub>                     | Operating Temperature, All Package Types             | - 55 | +125                 | °C   |
| t <sub>r</sub> , t <sub>f</sub>    | Input Rise and Fall Time (Figure 3)                  | _    | No Limit<br>(Note 5) | ns   |

Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability.

- 5. When V<sub>IN</sub> ~ 0.5 V<sub>CC</sub>, I<sub>CC</sub> >> quiescent current.
   6. Unused inputs may not be left open. All inputs must be tied to a high–logic voltage level or a low–logic input voltage level.

#### DC ELECTRICAL CHARACTERISTICS (Voltages Referenced to GND)

|                                |                                                      |                                                                                         |            | Guaranteed Limit |            |            |      |
|--------------------------------|------------------------------------------------------|-----------------------------------------------------------------------------------------|------------|------------------|------------|------------|------|
| Symbol                         | Parameter                                            | Test Conditions                                                                         | ٧          | −55°C to 25°C    | ≤85°C      | ≤125°C     | Unit |
| V <sub>T+</sub> max            | Maximum Positive–Going Input Threshold Voltage       | $V_{OUT} = 0.1 \text{ V}$<br>$ I_{OUT}  \le 20 \mu\text{A}$                             | 4.5<br>5.5 | 1.9<br>2.1       | 1.9<br>2.1 | 1.9<br>2.1 | V    |
| V <sub>T+</sub> min            | Minimum Positive–Going Input Threshold Voltage       | $V_{OUT} = 0.1 \text{ V}$<br>$ I_{OUT}  \le 20 \mu\text{A}$                             | 4.5<br>5.5 | 1.2<br>1.4       | 1.2<br>1.4 | 1.2<br>1.4 | V    |
| V <sub>T</sub> _max            | Maximum Negative-Going Input Threshold Voltage       | $V_{OUT} = V_{CC} - 0.1 \text{ V}$<br>$ I_{OUT}  \le 20 \mu\text{A}$                    | 4.5<br>5.5 | 1.2<br>1.4       | 1.2<br>1.4 | 1.2<br>1.4 | V    |
| V <sub>T</sub> _min            | Minimum Negative–Going Input Threshold Voltage       | $V_{OUT} = V_{CC} - 0.1 \text{ V}$<br>$ I_{OUT}  \le 20 \mu\text{A}$                    | 4.5<br>5.5 | 0.5<br>0.6       | 0.5<br>0.6 | 0.5<br>0.6 | V    |
| V <sub>H</sub> min<br>(Note 7) | Minimum Hysteresis<br>Voltage                        | $V_{OUT} = 0.1 \text{ V or } V_{CC} - 0.1 \text{ V}$<br>$ I_{OUT}  \le 20  \mu\text{A}$ | 4.5<br>5.5 | 0.4<br>0.4       | 0.4<br>0.4 | 0.4<br>0.4 | V    |
| V <sub>OH</sub>                | Minimum High-Level<br>Output Voltage                 | $V_{IN} \le V_{T-}$ min or $V_{T+}$ max<br>$ I_{OUT}  \le 20 \mu A$                     | 4.5<br>5.5 | 4.4<br>5.4       | 4.4<br>5.4 | 4.4<br>5.4 | V    |
|                                |                                                      | $V_{IN} \le -V_{T} min \text{ or } V_{T_+} max$ $ I_{OUT}  \le 4.0 \text{ mA}$          | 4.5        | 3.98             | 3.84       | 3.7        |      |
| V <sub>OL</sub>                | Maximum Low–Level<br>Output Voltage                  | $V_{IN} \ge V_{T+} max$<br>$ I_{OUT}  \le 20 \mu A$                                     | 4.5<br>5.5 | 0.1<br>0.1       | 0.1<br>0.1 | 0.1<br>0.1 | ٧    |
|                                |                                                      | $V_{IN} \ge V_{T+} max$ $ I_{OUT}  \le 4.0 \text{ mA}$                                  | 4.5        | 0.26             | 0.33       | 0.4        |      |
| I <sub>IN</sub>                | Maximum Input Leakage<br>Current                     | V <sub>IN</sub> = V <sub>CC</sub> or GND                                                | 5.5        | ±0.1             | ±1.0       | ±1.0       | μΑ   |
| I <sub>CC</sub>                | Maximum Quiescent<br>Supply Current<br>(per Package) | $V_{IN} = V_{CC}$ or GND $I_{OUT} = 0 \mu A$                                            | 5.5        | 1.0              | 10         | 40         | μΑ   |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

7.  $V_{H}min > (V_{T}min) - (V_{T}max)$ ;  $V_{H}max = (V_{T}max) + (V_{T}min)$ .

# AC ELECTRICAL CHARACTERISTICS (C<sub>L</sub> = 50 pF, Input $t_{f}$ = $t_{f}$ = 6.0 ns, $V_{CC}$ = 5.0 V $\pm$ 10%)

|                                        |                                                                       | V <sub>CC</sub> | Guaranteed Limit |       |        |      |
|----------------------------------------|-----------------------------------------------------------------------|-----------------|------------------|-------|--------|------|
| Symbol                                 | Parameter                                                             | V               | −55°C to 25°C    | ≤85°C | ≤125°C | Unit |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propagation Delay, Input A or B to Output Y (Figures 3 and 4) | 5.0             | 25               | 31    | 38     | ns   |
| t <sub>TLH</sub> ,<br>t <sub>THL</sub> | Maximum Output Transition Time, Any Output (Figures 3 and 4)          | 5.0             | 15               | 19    | 22     | ns   |
| C <sub>in</sub>                        | Maximum Input Capacitance                                             | _               | 10               | 10    | 10     | pF   |

|                 |                                                   | Typical @ 25°C, V <sub>CC</sub> = 5.0 V |    |
|-----------------|---------------------------------------------------|-----------------------------------------|----|
| C <sub>PD</sub> | Power Dissipation Capacitance (per Gate) (Note 8) | 24                                      | pF |

<sup>8.</sup> Used to determine the no–load dynamic power consumption:  $P_D = C_{PD} V_{CC}^2 f + I_{CC} V_{CC}$ .



Figure 3. Switching Waveforms



\*Includes all probe and jig capacitance

Figure 4. Test Circuit



Figure 5. Typical Schmitt-Trigger Applications

onsemi, Onsemi, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase

#### ADDITIONAL INFORMATION

**TECHNICAL PUBLICATIONS:** 

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at

www.onsemi.com/support/sales