# Quad 2-Input NAND Gate 74VHCT00A # **General Description** The VHCT00A is an advanced high-speed CMOS 2-Input NAND Gate fabricated with silicon gate CMOS technology. It achieves the high-speed operation similar to equivalent Bipolar Schottky TTL while maintaining the CMOS low power dissipation. The internal circuit is composed of 3 stages, including buffer output, which provide high noise immunity and stable output. The Protection circuits ensure that 0 V to 5.5 V can be applied to the input pins without regard to the supply voltage and to the output pins with $V_{\rm CC}=0$ V. These circuits prevent device destruction due to mismatched supply and input/output voltages. This device can be used to interface 3 V to 5 V systems and two supply systems such as battery backup. #### **Features** - High Speed: $t_{PD} = 5.0 \text{ ns (Typ.)}$ at $T_A = 25^{\circ}\text{C}$ - High Noise Immunity: $V_{IH} = 2.0 \text{ V}$ , $V_{IL} = 0.8 \text{ V}$ - Power Down Protection is Provided on All Inputs and Outputs - Low Noise: V<sub>OLP</sub> = 0.8 V (Max.) - Low Power Dissipation: $I_{CC} = 2 \text{ A (Max.)}$ at $T_A = 25^{\circ}\text{C}$ - Pin and Function Compatible with 74HCT00 - Pb-Free, Halogen Free/BFR Free and RoHS Compliant #### **Logic Symbol** Figure 1. Logic Symbol ## TRUTH TABLE | Α | В | ō | |---|---|---| | L | L | Н | | L | Н | Н | | Н | L | Н | | Н | Н | L | TSSOP-14 WB CASE 948G #### **MARKING DIAGRAM** XXXX = Specific Device Code A = Assembly Location L = Wafer Lot Y = Year W = Work Week ■ Pb-Free Package (Note: Microdot may be in either location) #### **CONNECTION DIAGRAM** # PIN DESCRIPTION | Pin Names | Description | |---------------------------------|-------------| | A <sub>n</sub> , B <sub>n</sub> | Inputs | | Ōn | Outputs | #### **ORDERING INFORMATION** See detailed ordering and shipping information on page 4 of this data sheet. #### 74VHCT00A #### **MAXIMUM RATINGS** | Symbol | Parameter | Value | Unit | |-------------------|-----------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|------| | V <sub>CC</sub> | DC Supply Voltage | -0.5 to +6.5 | V | | V <sub>IN</sub> | DC Input Voltage | -0.5 to +6.5 | V | | V <sub>OUT</sub> | DC Output Voltage Active Mode (High or Low State) Tristate Mode (Note 1) Power=Off Mode (V <sub>CC</sub> = 0 V) | -0.5 to V <sub>CC</sub> + 0.5<br>-0.5 to +6.5<br>-0.5 to +6.5 | V | | I <sub>IN</sub> | DC Input Current, per Pin | ±20 | mA | | I <sub>OUT</sub> | DC Output Current, per Pin | ±25 | mA | | Icc | DC Supply Current, V <sub>CC</sub> and GND Pins | ±50 | mA | | I <sub>IK</sub> | Input Clamp Current | -20 | mA | | lok | Output Clamp Current | -20 | mA | | T <sub>STG</sub> | Storage Temperature Range | -65 to +150 | °C | | TL | Lead Temperature, 1 mm from Case for 10 seconds | 260 | °C | | $T_J$ | Junction Temperature Under Bias | +150 | °C | | $\theta_{\sf JA}$ | Thermal Resistance (Note 2) | 150 | °C/W | | $P_{D}$ | Power Dissipation in Still Air at 25°C | 833 | mW | | V <sub>ESD</sub> | ESD Withstand Voltage (Note 3) Human Body Model Charged Device Model | 2000<br>N/A | V | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. - 1. Applicable to devices with outputs that may be tri-stated. - 2. Measured with minimum pad spacing on an FR4 board, using 76mm-by-114mm, 2-ounce copper trace no air flow per JESD51-7. - 3. HBM tested to EIA / JESD22-A114-A. CDM tested to JESD22-C101-A. JEDEC recommends that ESD qualification to EIA/JESD22-A115A (Machine Model) be discontinued. # RECOMMENDED OPERATING CONDITIONS | Symbol | Parameter | Min | Max | Unit | |---------------------------------|--------------------------------------------------------------------------------------------------------------------------|-------------|-------------------------------|------| | V <sub>CC</sub> | DC Supply Voltage | 4.5 | 5.5 | V | | V <sub>IN</sub> | DC Input Voltage (Note 4) | 0 | 5.5 | V | | V <sub>OUT</sub> | DC Output Voltage (Note 4) Active Mode (High or Low State) Tristate Mode (Note 1) Power=Off Mode (V <sub>CC</sub> = 0 V) | 0<br>0<br>0 | V <sub>CC</sub><br>5.5<br>5.5 | > | | $T_A$ | T <sub>A</sub> Operating Temperature | | +85 | °C | | t <sub>r</sub> , t <sub>f</sub> | Input Rise or Fall Rate<br>V <sub>CC</sub> = 4.5 V to 5.5 V | 0 | 20 | ns/V | Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability. 4. Unused inputs must be held HIGH or LOW. They may not float. # 74VHCT00A # DC ELECTRICAL CHARACTERISTICS | | | | | | | T <sub>A</sub> = 25°C | | T <sub>A</sub> = -40°0 | C to +85°C | | |------------------|-------------------------------------------------|---------------------|-------------------------------------------------------------------|------------------------------------------|------|-----------------------|------|------------------------|------------|------| | Symbol | Parameter | V <sub>CC</sub> (V) | Con | ditions | Min | Тур | Max | Min | Max | Unit | | V <sub>IH</sub> | HIGH Level Input | 4.5 | | | 2.0 | - | - | 2.0 | - | ٧ | | | Voltage | 5.5 | | | 2.0 | - | - | 2.0 | - | ] | | V <sub>IL</sub> | LOW Level Input | 4.5 | | | - | - | 0.8 | - | 0.8 | ٧ | | | Voltage | 5.5 | | | - | - | 0.8 | - | 0.8 | ] | | V <sub>OH</sub> | HIGH Level Output | 4.5 | $V_{IN} = V_{IH}$ | $I_{OH} = -50 \mu\text{A}$ | 4.40 | 4.50 | - | 4.40 | - | ٧ | | | Voltage | | or V <sub>IL</sub> | I <sub>OH</sub> = -8 mA | 3.94 | - | - | 3.80 | - | | | V <sub>OL</sub> | LOW Level Output | 4.5 | $V_{IN} = V_{IH}$ | I <sub>OL</sub> = 50 μA | - | 0.0 | 0.1 | - | 0.1 | ٧ | | | Voltage | | or V <sub>IL</sub> | I <sub>OL</sub> = 8 mA | - | - | 0.36 | - | 0.44 | | | I <sub>IN</sub> | Input Leakage<br>Current | 0–5.5 | V <sub>IN</sub> = 5.5 V o | or GND | - | - | ±0.1 | = | ±1.0 | μΑ | | I <sub>CC</sub> | Quiescent Supply<br>Current | 5.5 | $V_{IN} = V_{CC}$ or | V <sub>IN</sub> = V <sub>CC</sub> or GND | | - | 2.0 | - | 20.0 | μΑ | | I <sub>CCT</sub> | Maximum I <sub>CC</sub> / Input | 5.5 | V <sub>IN</sub> = 3.4 V,<br>Other Inputs = V <sub>CC</sub> or GND | | - | - | 1.35 | - | 1.50 | mA | | l <sub>OFF</sub> | Output Leakage<br>Current (Power Down<br>State) | 0.0 | V <sub>OUT</sub> = 5.5 \ | / | - | - | 0.5 | - | 5.0 | μΑ | # **NOISE CHARACTERISTICS** | | | | | T <sub>A</sub> = 25°C | | | |------------------|-------------------------------------------------------|-----|------------------------|-----------------------|--------|------| | Symbol | Parameter | | Conditions | Тур | Limits | Unit | | V <sub>OLP</sub> | Quiet Output Maximum Dynamic V <sub>OL</sub> (Note 5) | 5.0 | C <sub>L</sub> = 50 pF | 0.4 | 0.8 | V | | V <sub>OLV</sub> | Quiet Output Minimum Dynamic V <sub>OL</sub> (Note 5) | | C <sub>L</sub> = 50 pF | -0.4 | -0.8 | V | | V <sub>IHD</sub> | Minimum HIGH Level Dynamic Input Voltage (Note 5) | | C <sub>L</sub> = 50 pF | - | 2.0 | V | | V <sub>ILD</sub> | Maximum LOW Level Dynamic Input Voltage (Note 5) | 5.0 | C <sub>L</sub> = 50 pF | ı | 0.8 | V | <sup>5.</sup> Parameter guaranteed by design. # **AC ELECTRICAL CHARACTERISTICS** | | | | | $T_A = 25^{\circ}C$ | | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | | | | |-------------------------------------|----------------------------------|---------------------|------------------------|---------------------|-----|-----------------------------------------------|-----|-----|------| | Symbol | Parameter | V <sub>CC</sub> (V) | Conditions | Min | Тур | Max | Min | Max | Unit | | t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation Delay | 5.0 ±0.5 | C <sub>L</sub> = 15 pF | - | 5.0 | 6.9 | 1.0 | 8.0 | ns | | | | | C <sub>L</sub> = 50 pF | - | 5.5 | 7.9 | 1.0 | 9.0 | | | C <sub>IN</sub> | Input Capacitance | | V <sub>CC</sub> = Open | - | 4 | 10 | - | 10 | pF | | C <sub>PD</sub> | Power Dissipation<br>Capacitance | | (Note 6) | - | 17 | - | _ | - | pF | <sup>6.</sup> CPD is defined as the value of the internal equivalent capacitance which is calculated from the operating current consumption without load. Average operating current can be obtained by the equation: ICC (opr.) = CPD × VCC × fIN + ICC / 4 (per gate) # 74VHCT00A # **ORDERING INFORMATION** | Device Order Number | Top Marking | Package | Shipping <sup>†</sup> | |---------------------|-------------|--------------------------|-----------------------| | 74VHCT00AMTCX | VHCT<br>00A | TSSOP-14 WB<br>(Pb-Free) | 2,500 / Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. **DATE 17 FEB 2016** - NOTES. 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSION A DOES NOT INCLUDE MOLD - FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PER SIDE. DIMENSION B DOES NOT INCLUDE - INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL - INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE. 5. DIMENSION K DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE K DIMENSION AT MAXIMUM MATERIAL CONDITION. 6. TERMINAL NUMBERS ARE SHOWN FOR DEFERENCE ONLY - REFERENCE ONLY. DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE -W-. | | MILLIN | IETERS | INC | HES | |-----|---------|--------|-----------|-------| | DIM | MIN MAX | | MIN | MAX | | Α | 4.90 | 5.10 | 0.193 | 0.200 | | В | 4.30 | 4.50 | 0.169 | 0.177 | | С | | 1.20 | | 0.047 | | D | 0.05 | 0.15 | 0.002 | 0.006 | | F | 0.50 | 0.75 | 0.020 | 0.030 | | G | 0.65 | BSC | 0.026 BSC | | | Н | 0.50 | 0.60 | 0.020 | 0.024 | | J | 0.09 | 0.20 | 0.004 | 0.008 | | J1 | 0.09 | 0.16 | 0.004 | 0.006 | | K | 0.19 | 0.30 | 0.007 | 0.012 | | K1 | 0.19 | 0.25 | 0.007 | 0.010 | | L | 6.40 | | 0.252 | BSC | | М | 0° | 8 ° | 0 ° | 8 ° | ## **GENERIC MARKING DIAGRAM\*** = Assembly Location = Wafer Lot Υ = Year W = Work Week = Pb-Free Package (Note: Microdot may be in either location) \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "■", may or may not be present. Some products may not follow the Generic Marking. | SOLDERI | NG FOOTPRINT | |-------------|-------------------------| | < | 7.06 | | 1 | | | | | | | | | | | | | 0.65<br>PITCH | | 14X<br>0.36 | <del></del> | | 1.20 | DIMENSIONS: MILLIMETERS | | DOCUMENT NUMBER: | 98ASH70246A | Electronic versions are uncontrolled except when accessed directly from the Document Repositor<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | | |------------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--| | DESCRIPTION: | TSSOP-14 WB | | PAGE 1 OF 1 | | | onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. **onsemi** does not convey any license under its patent rights nor the rights of others. onsemi, Onsemi, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase #### ADDITIONAL INFORMATION **TECHNICAL PUBLICATIONS:** $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ onsemi Website: www.onsemi.com ONLINE SUPPORT: www.onsemi.com/support For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales