

# Forged to Stamped Lid Conversion for Monolithic FPGA Flip Chip Packages

XCN16004 (v1.5) June 26, 2017

Product Change Notice

#### **Overview**

The purpose of this notification is to announce the transition from "forged" to "stamped" lids for selected 31mm and 35mm monolithic flip chip package body sizes. Device-packages from Virtex®-4, Virtex®-7, Kintex®-7 FPGAs and Zynq®-7000 families will be included in the change. Lid material remains unchanged, as does fit and function. However, form (lid shape) will be slightly modified.

### Description

Xilinx will be transitioning selected monolithic flip chip packages for Virtex-4, Virtex-7, Kintex-7 FPGAs and Zynq-7000 families from forged to stamped lids. Lid material will remain Ni plated Cu and overall package thickness for all impacted part numbers will remain unchanged. Top surface of the stamped lid will be slightly smaller than that of the current flat top, forged lid.

This conversion is being done to standardize lid designs across Xilinx's flip chip package offerings. Stamped lids are widely used in the industry and as such, no special risks or considerations are associated with this change. Reliability and manufacturing performance is on par with that of forged lids.

## **Products Affected**

This change affects all speed, package, and temperature variations of "XC" commercial (C), industrial (I) and Defense "XQ" grade reflected in <u>Table 1</u> and <u>Table 2</u>. Any associated SCDs or EasyPath<sup>TM</sup> are also affected.

| Device    | Package-Pin | Body Size |
|-----------|-------------|-----------|
| XC4VFX40  |             | 2         |
| XC4VFX60  | FF(G)1152   |           |
| XC4VFX100 |             | 35mm      |
| XQ4VFX60  | EE1160      |           |
| XQ4VFX100 | FF1152      |           |

| Table 1: Virtex-4 Devices-Packages FPGAs | Products Affected |
|------------------------------------------|-------------------|
|------------------------------------------|-------------------|

<sup>©</sup> Copyright 2016-2017 Xilinx, Inc. Xilinx, the Xilinx logo, Artix, ISE, Kintex, Spartan, Virtex, Vivado, Zynq, and other designated brands included herein are trademarks of Xilinx in the United States and other countries. All other trademarks are the property of their respective owners.

#### Forged to Stamped Lid Conversion for Monolithic FPGA Flip Chip Packages

| Device    | Package-Pin | Body Size |  |
|-----------|-------------|-----------|--|
| XC7K325T  |             |           |  |
| XC7K410T  |             |           |  |
| XC7Z035   | FF(G)900    | 31mm      |  |
| XC7Z045   |             |           |  |
| XC7Z100   |             |           |  |
| XC7K420T  |             |           |  |
| XC7K480T  | – FF(G)1156 |           |  |
| XC7VX330T |             |           |  |
| XC7VX415T |             | 35mm      |  |
| XC7VX485T | FF(G)1157   |           |  |
| XC7V585T  | 1           |           |  |
| XC7VX415T |             |           |  |
| XC7VX485T | FF(G)1158   |           |  |

#### Table 2: 7-series FPGAs and Zynq-7000 Devices-Packages Product Affected

### **Key Dates and Ordering Information**

Xilinx may begin cross-shipping products using both forged and stamped lids starting from January, 2018; please reference <u>XTP474</u> for specific schedules.

### Traceability

No change to any part ordering or top marking. Below is a representation of the lid change.

| CURRENT POR: FORGED LID | NEW POR: STAMPED LID |
|-------------------------|----------------------|
| XILINX®                 | XILINX®              |
| KINTEXT7                | KINTEX-7             |
| XC7K325T                | <b>XC7K325T</b>      |
| FFG900AFT0601           | FFG900AFT0601        |
| DD1234567A              | DD1234567A           |
| 6CES                    | 6CES                 |
| TAIWAN                  | TAIWAN               |
| 123456789012            | 123456789012         |
|                         |                      |

Figure 1: Lid change representation

## **Qualification Data**

Qualification vehicles and results are shown in <u>Table 3</u>. Additional qualification data can be provided upon request.

#### Table 3: Qualification Test

| Device    | Package-Pin | TCB 1000<br>(-55C/125C) | Results |
|-----------|-------------|-------------------------|---------|
| XC2V8000  | FF(G)1152   | 0/25 x 3 lots           | Passed  |
| XC4VFX100 | FF(G)1152   | 0/25 x 3 lots           | Passed  |
| XC7V585T  | FF(G)1157   | 0/25 x 3 lots           | Passed  |

## Response

No response is required. For additional information or questions, please contact Xilinx Technical Support.

**Important Notice**: Xilinx Customer Notifications (XCNs, XDNs, and Quality Alerts) can be delivered via e-mail alerts sent by the Support website (<u>http://www.xilinx.com/support</u>). Register today and personalize your "Documentation and Design Advisory Alerts" area to include Customer Notifications. Xilinx Support provides many benefits, including the ability to receive alerts for new and updated information about specific products, as well as alerts for other publications such as data sheets, errata, application notes, etc. For information on how to sign up, refer to <u>Xilinx Answer Record 18683</u>.

## **Additional Documentation**

FAQ (XTP474): Forged to Stamped Lid Conversion for Monolithic FPGA Flip Chip Packages

https://secure.xilinx.com/webreg/clickthrough.do?cid=f4783abc-d083-4cc2-9a75-5b1c954a16c2

## **Revision History**

The following table shows the revision history for this document.

| Date      | Version | Revision                                                                 |
|-----------|---------|--------------------------------------------------------------------------|
| 4/18/2016 | 1.0     | Initial Release.                                                         |
| 4/25/2016 | 1.1     | Removed Virtex-II product from Table 1.                                  |
| 5/2/2016  | 1.2     | Removed Virtex-II references.                                            |
| 7/4/2016  | 1.3     | Revised cross-shipping date and cut-over date code.                      |
| 11/1/2016 | 1.4     | Revised cross-shipping date and cut-over date code.                      |
| 6/26/2017 | 1.5     | Revised to update cross-shipping date and added the XTP474 for FAQ link. |

### **Notice of Disclaimer**

The information disclosed to you hereunder (the "Materials") is provided solely for the selection and use of Xilinx products. To the maximum extent permitted by applicable law: (1) Materials are made available "AS IS" and with all faults, Xilinx hereby DISCLAIMS ALL WARRANTIES AND CONDITIONS, EXPRESS, IMPLIED, OR STATUTORY. INCLUDING BUT NOT LIMITED TO WARRANTIES OF MERCHANTABILITY. NON-INFRINGEMENT, OR FITNESS FOR ANY PARTICULAR PURPOSE; and (2) Xilinx shall not be liable (whether in contract or tort, including negligence, or under any other theory of liability) for any loss or damage of any kind or nature related to, arising under, or in connection with, the Materials (including your use of the Materials), including for any direct, indirect, special, incidental, or consequential loss or damage (including loss of data, profits, goodwill, or any type of loss or damage suffered as a result of any action brought by a third party) even if such damage or loss was reasonably foreseeable or Xilinx had been advised of the possibility of the same. Xilinx assumes no obligation to correct any errors contained in the Materials or to notify you of updates to the Materials or to product specifications. You may not reproduce, modify, distribute, or publicly display the Materials without prior written consent. Certain products are subject to the terms and conditions of Xilinx's limited warranty, please refer to Xilinx's Terms of Sale which can be viewed at http://www.xilinx.com/legal.htm#tos; IP cores may be subject to warranty and support terms contained in a license issued to you by Xilinx. Xilinx products are not designed or intended to be fail-safe or for use in any application requiring fail-safe performance; you assume sole risk and liability for use of Xilinx products in such critical applications, please refer to Xilinx's Terms of Sale which can be viewed at http://www.xilinx.com/legal.htm#tos.