

# 2.5 V/3.3 V/5.0 V Differential Data/Clock D Flip-Flop with Reset

## Multi-Level Inputs to LVPECL Translator w/ Internal Termination

#### **NB4L52**

The NB4L52 is a differential Data and Clock D flip–flop with a differential asynchronous Reset. The differential inputs incorporate internal 50  $\Omega$  termination resistors and will accept PECL, LVPECL, LVCMOS, LVTTL, CML, or LVDS logic levels. When Clock transitions from Low to High, Data will be transferred to the differential LVPECL outputs. The differential Clock inputs allow the NB4L52 to also be used as a negative edge triggered device. The device is housed in a small  $3x3\ mm\ 16\ pin\ QFN\ package$ .

#### **Features**

- Maximum Input Clock Frequency > 4 GHz Typical
- 330 ps Typical Propagation Delay
- 145 ps Typical Rise and Fall Times
- Differential LVPECL Outputs, 750 mV Peak-to-Peak, Typical
- Operating Range:  $V_{CC} = 2.375 \text{ V}$  to 5.5 V with  $V_{EE} = 0 \text{ V}$
- Internal Input Termination Resistors, 50  $\Omega$
- Functionally Compatible with Existing 2.5 V/3.3 V/5.0 V LVEL, LVEP, EP, and SG Devices
- -40°C to +85°C Ambient Operating Temperature
- These are Pb-Free Devices



Figure 2. Pinout (Top View)



QFN-16 MN SUFFIX CASE 485G

#### **MARKING DIAGRAM\***



A = Assembly Location

= Wafer Lot

Y = Year

W = Work Week

= Pb-Free Package

(Note: Microdot may be in either location)

\*For additional marking information, refer to Application Note AND8002/D.



Figure 1. Logic Diagram

**Table 1. TRUTH TABLE** 

| R | D | CLK | Q |
|---|---|-----|---|
| Н | х | х   | L |
| L | L | Z   | L |
| L | Н | Z   | Н |

Z = LOW to HIGH Transition

x = Don't Care

1

#### ORDERING INFORMATION

See detailed ordering and shipping information in the package dimensions section on page 6 of this data sheet.

**Table 2. PIN DESCRIPTION** 

| Pin | Name                | I/O                                    | Description                                                                                                                                                                                                                                                                        |
|-----|---------------------|----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | $V_{TD}$            | -                                      | Internal 50 $\Omega$ Termination Pin. (See Table 4)                                                                                                                                                                                                                                |
| 2   | D                   | ECL, CML, LVCMOS,<br>LVDS, LVTTL Input | Noninverted Differential Input. (Note 1)                                                                                                                                                                                                                                           |
| 3   | D                   | ECL, CML, LVCMOS,<br>LVDS, LVTTL Input | Inverted Differential Input. (Note 1)                                                                                                                                                                                                                                              |
| 4   | $\overline{V_{TD}}$ | -                                      | Internal 50 $\Omega$ Termination Pin. (See Table 4)                                                                                                                                                                                                                                |
| 5   | V <sub>TCLK</sub>   | -                                      | Internal 50 $\Omega$ Termination Pin. (See Table 4)                                                                                                                                                                                                                                |
| 6   | CLK                 | ECL, CML, LVCMOS,<br>LVDS, LVTTL Input | Noninverted Differential Input. (Note 1)                                                                                                                                                                                                                                           |
| 7   | CLK                 | ECL, CML, LVCMOS,<br>LVDS, LVTTL Input | Inverted Differential Input. (Note 1)                                                                                                                                                                                                                                              |
| 8   | V <sub>TCLK</sub>   | -                                      | Internal 50 $\Omega$ Termination Pin. (See Table 4)                                                                                                                                                                                                                                |
| 9   | V <sub>EE</sub>     | -                                      | Negative Supply Voltage                                                                                                                                                                                                                                                            |
| 10  | Q                   | ECL Output                             | Inverted Differential Output. Typically terminated with 50 $\Omega$ resistor to V <sub>CC</sub> – 2.0 V.                                                                                                                                                                           |
| 11  | Q                   | ECL Output                             | Noninverted Differential Output. Typically terminated with 50 $\Omega$ resistor to V <sub>CC</sub> – 2.0 V.                                                                                                                                                                        |
| 12  | V <sub>CC</sub>     | -                                      | Positive Supply Voltage                                                                                                                                                                                                                                                            |
| 13  | $V_{TR}$            | -                                      | Internal 50 $\Omega$ Termination Pin. (See Table 4)                                                                                                                                                                                                                                |
| 14  | R                   | LVECL, LVCMOS,<br>LVTTL Input          | Noninverted Differential Reset Input. (Note 1)                                                                                                                                                                                                                                     |
| 15  | R                   | LVECL, LVCMOS,<br>LVTTL Input          | Inverted Differential Reset Input. (Note 1)                                                                                                                                                                                                                                        |
| 16  | $\overline{V_{TR}}$ | -                                      | Internal 50 $\Omega$ Termination Pin. (See Table 4)                                                                                                                                                                                                                                |
| _   | EP                  | -                                      | The Exposed Pad (EP) on the QFN–16 package bottom is thermally connected to the die for improved heat transfer out of package. The pad is not electrically connected to the die, but is recommended to be electrically and thermally connected to $V_{\text{EE}}$ on the PC board. |

<sup>1.</sup> In the differential configuration when the input termination pin (VTD, VTD, VTR, VTR, VTCLK, VTCLK) are connected to a common termination voltage or left open, and if no signal is applied on D/D,CLK/CLK,R/R input then the device will be susceptible to self–oscillation.

**Table 3. ATTRIBUTES** 

| Character                         | Va                                                        | lue                         |             |  |
|-----------------------------------|-----------------------------------------------------------|-----------------------------|-------------|--|
| ESD Protection                    | Human Body Model<br>Machine Model<br>Charged Device Model | > 2 kV<br>> 200 V<br>> 1 kV |             |  |
| Moisture Sensitivity (Note 2)     |                                                           | Pb Pkg                      | Pb-Free Pkg |  |
|                                   | QFN-16                                                    | Level 1                     | Level 1     |  |
| Flammability Rating Oxygen Index: | 28 to 34                                                  | UL 94 V-0                   | @ 0.125 in  |  |
| Transistor Count                  | 164                                                       |                             |             |  |
| Meets or exceeds JEDEC Spec EIA   | /JESD78 IC Latchup Test                                   |                             |             |  |

<sup>2.</sup> For additional information, see Application Note AND8003/D.

**Table 4. MAXIMUM RATINGS** 

| Symbol               | Parameter                                          | Condition 1                                    | Condition 2                                | Rating      | Unit         |
|----------------------|----------------------------------------------------|------------------------------------------------|--------------------------------------------|-------------|--------------|
| V <sub>CC</sub>      | Positive Power Supply                              | V <sub>EE</sub> = 0 V                          |                                            | 6.0         | V            |
| V <sub>EE</sub>      | Negative Power Supply                              | V <sub>CC</sub> = 0 V                          |                                            | -6.0        | V            |
| V <sub>IO</sub>      | Positive Input/Output<br>Negative Input/Output     | V <sub>EE</sub> = 0 V<br>V <sub>CC</sub> = 0 V | $V_{I} \leq V_{CC}$<br>$V_{I} \geq V_{EE}$ | 6.0<br>-6.0 | V            |
| I <sub>IN</sub>      | Input Current Through $R_T$ (50 $\Omega$ Resistor) | Static<br>Surge                                |                                            | 45<br>80    | mA<br>mA     |
| l <sub>out</sub>     | Output Current                                     | Continuous<br>Surge                            |                                            | 25<br>50    | mA<br>mA     |
| T <sub>A</sub>       | Operating Temperature Range                        |                                                |                                            | -40 to +85  | °C           |
| T <sub>stg</sub>     | Storage Temperature Range                          |                                                |                                            | -65 to +150 | °C           |
| $\theta_{JA}$        | Thermal Resistance (Junction-to-Ambient)           | 0 LFPM<br>500 LFPM                             | 16 QFN<br>16 QFN                           | 42<br>35    | °C/W<br>°C/W |
| $\theta_{\text{JC}}$ | Thermal Resistance (Junction-to-Case)              | 2S2P (Note 3)                                  | 16 QFN                                     | 4.0         | °C/W         |
| T <sub>sol</sub>     | Wave Solder Pb-Free                                |                                                |                                            | 265         | °C           |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

#### Table 5. DC CHARACTERISTICS, CLOCK INPUTS, LVPECL OUTPUTS

 $(V_{CC} = 2.375 \text{ V to } 5.5 \text{ V}, V_{EE} = 0 \text{ V or } V_{CC} = 0 \text{ V}, V_{EE} = -2.375 \text{ to } -5.5 \text{ V}, T_A = -40 ^{\circ}\text{C to } +85 ^{\circ}\text{C})$ 

| Symbol          | Characteristic                                                                                             | Min                                            | Тур                                            | Max                                           | Unit |
|-----------------|------------------------------------------------------------------------------------------------------------|------------------------------------------------|------------------------------------------------|-----------------------------------------------|------|
| I <sub>EE</sub> | Power Supply Current (Inputs and Outputs Open)                                                             | -                                              | 16                                             | 25                                            | mA   |
| V <sub>OH</sub> | Output HIGH Voltage (Note 4, 5) $V_{CC} = 5.0 \text{ V}$ $V_{CC} = 3.3 \text{ V}$ $V_{CC} = 2.5 \text{ V}$ | V <sub>CC</sub> - 1145<br>3855<br>2155<br>1355 | V <sub>CC</sub> - 1020<br>3980<br>2280<br>1480 | V <sub>CC</sub> - 895<br>4105<br>2405<br>1605 | mV   |
| V <sub>OL</sub> | Output LOW Voltage (Note 4, 5) $V_{CC} = 5.0V$ $V_{CC} = 3.3V$ $V_{CC} = 2.5V$                             | V <sub>CC</sub> - 1945<br>3055<br>1355<br>555  | V <sub>CC</sub> - 1770<br>3230<br>1530<br>730  | V <sub>CC</sub> - 1600<br>3400<br>1700<br>900 | mV   |

#### **DIFFERENTIAL INPUT DRIVEN SINGLE-ENDED** (Figures 4 & 7)

| Vth             | Input Threshold Reference Voltage Range (Note 6) | 1050      | ı | V <sub>CC</sub> – 150 | mV |
|-----------------|--------------------------------------------------|-----------|---|-----------------------|----|
| V <sub>IH</sub> | Single-ended Input HIGH Voltage                  | Vth + 150 | - | V <sub>CC</sub>       | mV |
| $V_{IL}$        | Single-ended Input LOW Voltage                   | $V_{EE}$  | - | Vth – 150             | mV |

#### DIFFERENTIAL INPUT DRIVEN DIFFERENTIALLY (Figures 5, 6 & 8)

| $V_{IHD}$        | Differential Input HIGH Voltage                                 | 1200            | -  | V <sub>CC</sub>       | mV |
|------------------|-----------------------------------------------------------------|-----------------|----|-----------------------|----|
| V <sub>ILD</sub> | Differential Input LOW Voltage                                  | V <sub>EE</sub> | -  | V <sub>CC</sub> – 150 | mV |
| V <sub>CMR</sub> | Input Common Mode Range (Differential Configuration) (Note 7    | 1125            | -  | V <sub>CC</sub> – 75  | mV |
| V <sub>ID</sub>  | Differential Input Voltage (V <sub>IHD</sub> V <sub>ILD</sub> ) | 150             | -  | V <sub>CC</sub>       | mV |
| I <sub>IH</sub>  | Input HIGH Current D / D, CLK / CLK, R /R (VTx/VT)              | Open) –150      | -  | 150                   | μΑ |
| I <sub>IL</sub>  | Input LOW Current D / D, CLK / CLK, R /R (VTx/VT:               | Open) –150      | -  | 150                   | μΑ |
| R <sub>TIN</sub> | Internal Input Termination Resistor                             | 40              | 50 | 60                    | Ω  |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm.

- 4. LVPECL outputs loaded with 50  $\Omega$  to  $V_{CC}-2.0$  V for proper operation. 5. Input and output parameters vary 1:1 with  $V_{CC}$ . 6.  $V_{th}$  is applied to the complementary input when operating in single–ended mode.
- 7. V<sub>CMRMIN</sub> varies 1:1 with V<sub>EE</sub>, V<sub>CMRMAX</sub> varies 1:1 with V<sub>CC</sub>. The V<sub>CMR</sub> range is referenced to the most positive side of the differential input signal.

<sup>3.</sup> JEDEC standard multilayer board – 2S2P (2 signal, 2 power) with 8 filled thermal vias under exposed pad.

Table 6. AC CHARACTERISTICS  $V_{CC}$  = 2.375 V to 5.5 V;  $V_{EE}$  = 0 V or  $V_{CC}$  = 0 V,  $V_{EE}$  = -2.375 to -5.5 V (Note 8)

|                                        |                                                                                                                                                                                                                     |                   | -40°C             |             |                   | 25°C              |             |                   | 85°C              |             |      |
|----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-------------------|-------------|-------------------|-------------------|-------------|-------------------|-------------------|-------------|------|
| Symbol                                 | Characteristic                                                                                                                                                                                                      | Min               | Тур               | Max         | Min               | Тур               | Max         | Min               | Тур               | Max         | Unit |
| V <sub>OUTPP</sub>                     | $ \begin{array}{ll} \text{Output Voltage Amplitude (@V_{INPPmin})} \\ \text{(Note 10) (See Figure 4)} & f_{in} \leq 2.0 \text{ GHz} \\ & f_{in} \leq 3.0 \text{ GHz} \\ & f_{in} \leq 4.0 \text{ GHz} \end{array} $ | 530<br>490<br>380 | 770<br>720<br>580 | -<br>-<br>- | 530<br>490<br>380 | 780<br>730<br>580 | -<br>-<br>- | 530<br>490<br>380 | 760<br>680<br>530 | -<br>-<br>- | mV   |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Propagation Delay to CLK to Q, R to Q Output Differential                                                                                                                                                           | 300               | 400               | 500         | 300               | 400               | 500         | 300               | 400               | 500         | ps   |
| t <sub>s</sub>                         | Setup Time                                                                                                                                                                                                          | 100               | -                 | -           | 100               | -                 | _           | 100               | -                 | -           | ps   |
| t <sub>h</sub>                         | Hold Time                                                                                                                                                                                                           | 50                | -                 | -           | 50                | -                 | -           | 50                | -                 | -           | ps   |
| t <sub>RR</sub>                        | Reset Recovery                                                                                                                                                                                                      | 400               | -                 | -           | 400               | -                 | -           | 400               | -                 | -           | ps   |
| t <sub>PW</sub>                        | Minimum Pulse Width R/R                                                                                                                                                                                             | 250               | -                 | -           | 250               | -                 | -           | 250               | -                 | -           | ps   |
| <sup>†</sup> JITTER                    | RMS Random Clock Jitter (Note 9) $ \begin{aligned} f_{in} &\leq 2.0 \text{ GHz} \\ f_{in} &\leq 3.0 \text{ GHz} \\ f_{in} &\leq 4.0 \text{ GHz} \end{aligned} $                                                     | -<br>-<br>-       | 1<br>1<br>1       | -<br>-<br>- | 1 1 1             | 1<br>1<br>1       | -<br>-<br>- | -<br>-<br>-       | 1<br>1<br>1       | -<br>-<br>- | ps   |
| V <sub>INPP</sub>                      | Input Voltage Swing/Sensitivity (Differential Configuration) (Note 10)                                                                                                                                              | 150               | -                 | 2800        | 150               | _                 | 2800        | 150               | -                 | 2800        | mV   |
| t <sub>r</sub><br>t <sub>f</sub>       | Output Rise/Fall Times @ 0.5 GHz (20% – 80%)                                                                                                                                                                        | 80                | 135               | 190         | 80                | 145               | 190         | 80                | 155               | 190         | ps   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm.

<sup>10.</sup> Input and output voltage swing is a single-ended measurement operating in differential mode.



Figure 3. Output Voltage Amplitude ( $V_{OUTPP}$ ) vs. Clock Input Frequency at Ambient Temperature (Typical).

<sup>8.</sup> Measured by forcing V<sub>INPP</sub> (MIN) from a 50% duty cycle clock source. All loading with an external R<sub>L</sub> = 50 Ω to V<sub>CC</sub> – 2.0 V. Input edge rates 40 ps (20% – 80%).
9. Additive RMS jitter with 50% duty cycle clock signal.





Figure 4. Differential Input Driven Single-Ended

Figure 5. Differential Inputs Driven Differentially



Figure 6. Differential Inputs Driven Differentially







Figure 8. V<sub>CMR</sub> Diagram



Figure 9. AC Reference Measurement



Figure 10. Typical Termination for Output Driver and Device Evaluation (See Application Note AND8020/D – Termination of ECL Logic Devices.)

#### **ORDERING INFORMATION**

| Device      | Package                       | Shipping <sup>†</sup> |
|-------------|-------------------------------|-----------------------|
| NB4L52MNG   | QFN-16, 3 x 3 mm<br>(Pb-Free) | 123 Units / Rail      |
| NB4L52MNR2G | QFN-16, 3 x 3 mm<br>(Pb-Free) | 3000 / Tape & Reel    |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

#### **Resource Reference of Application Notes**

AN1405/D - ECL Clock Distribution Techniques

AN1406/D - Designing with PECL (ECL at +5.0 V)

AN1503/D - ECLinPS I/O SPiCE Modeling Kit

AN1504/D - Metastability and the ECLinPS Family

AN1568/D - Interfacing Between LVDS and ECL

AN1672/D - The ECL Translator Guide

AND8001/D - Odd Number Counters Design
AND8002/D - Marking and Date Codes

AND8020/D - Termination of ECL Logic Devices

AND8066/D - Interfacing with ECLinPS

AND8090/D - AC Characteristics of ECL Devices

The products described herein (NB4L52), may be covered by U.S. patents including 6,362,644. There may be other patents pending.

回

TOP VIEW

┅┅

SIDE VIEW

DETAIL B

LEA

A1

PIN ONE

LOCATION

2X 0.10 C

2X 0.10 C

// 0.05 C

□ 0.05 C

NOTE 4





Α

В

SEATING PLANE

C

Ē

**DATE 08 OCT 2021** 

#### NOTES:

- 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.
- 2. CONTROLLING DIMENSION: MILLIMETERS
- DIMENSION 6 APPLIES TO PLATED TERMINAL AND IS MEASURED BETWEEN 0.15 AND 0.30 MM FROM THE TERMINAL TIP.
- COPLANARITY APPLIES TO THE EXPOSED PAD AS WELL AS.
  THE TERMINALS.



DETAIL B
ALTERNATE
CONSTRUCTIONS



DETAIL A
ALTERNATE TERMINAL
CONSTRUCTIONS

|                   | MILLIME        | TERS                                                       |      |  |  |
|-------------------|----------------|------------------------------------------------------------|------|--|--|
| DIM               | MIN.           | N□M.                                                       | MAX. |  |  |
| Α                 | 0.80           | 0.90                                                       | 1.00 |  |  |
| A1                | 0.00           | 0.03                                                       | 0.05 |  |  |
| A3                |                | 0.20 REF                                                   |      |  |  |
| b                 | 0.18           | 0.24                                                       | 0.30 |  |  |
| D                 | 3.00 B2C       |                                                            |      |  |  |
| DS                | 1.65           | 1.85                                                       |      |  |  |
| E                 |                | 3.00 BSC                                                   | ;    |  |  |
| E2                | 1.65 1.75 1.85 |                                                            |      |  |  |
| е                 | 0.50 BSC       |                                                            |      |  |  |
| k                 | 0.18 TYP       |                                                            |      |  |  |
| L                 | 0.30           | 0.40                                                       | 0.50 |  |  |
| L1                | 0.00           | 0.08                                                       | 0.15 |  |  |
| E<br>E2<br>e<br>k | 0.30           | 3.00 BSC<br>1.65 1.75<br>0.50 BSC<br>0.18 TYP<br>0.30 0.40 |      |  |  |

#### MOUNTING FOOTPRINT





BOTTOM VIEW

### GENERIC MARKING DIAGRAM\*



XXXXX = Specific Device Code A = Assembly Location

L = Wafer Lot
Y = Year
W = Work Week
= Pb-Free Package

(Note: Microdot may be in either location)

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking.

| DOCUMENT NUMBER: | 98AON04795D     | Electronic versions are uncontrolled except when accessed directly from the Document Reportant Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |  |
|------------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|
| DESCRIPTION:     | QFN16 3X3, 0.5P |                                                                                                                                                                                | PAGE 1 OF 1 |  |  |

onsemi and ONSemi are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

onsemi, Onsemi, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase

#### ADDITIONAL INFORMATION

**TECHNICAL PUBLICATIONS:** 

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at

www.onsemi.com/support/sales