# **MOSFET** – Small Signal, Complementary with ESD Protection, SOT-563 # 20 V, 540 mA / -430 mA ### **Features** - Leading Trench Technology for Low RDS(on) Performance - High Efficiency System Performance - Low Threshold Voltage - ESD Protected Gate - Small Footprint 1.6 x 1.6 mm - These Devices are Pb-Free, Halogen Free/BFR Free and are RoHS Compliant ### **Applications** - DC-DC Conversion Circuits - Load/Power Switching with Level Shift - Single or Dual Cell Li-Ion Battery Operated Systems - High Speed Circuits - Cell Phones, MP3s, Digital Cameras, and PDAs ### MAXIMUM RATINGS (T, I = 25°C unless otherwise specified) | Para | Symbol | Value | Unit | | | | |-------------------------------------------------------------------|------------------------------------------------|------------------------|-----------------|------|------|--| | Drain-to-Source Voltag | V <sub>DSS</sub> | 20 | V | | | | | Gate-to-Source Voltag | е | | V <sub>GS</sub> | ±6 | V | | | N-Channel Continu- | Steady | $T_A = 25^{\circ}C$ | | 540 | | | | ous Drain Current<br>(Note 1) | State | $T_A = 85^{\circ}C$ | | 390 | | | | | t ≤ 5 s | $T_A = 25^{\circ}C$ | 1_ | 570 | m ^ | | | P-Channel Continu- | Steady | $T_A = 25^{\circ}C$ | I <sub>D</sub> | -430 | mA | | | ous Drain Current<br>(Note 1) | State T <sub>A</sub> = | T <sub>A</sub> = 85°C | | -310 | | | | | $t \le 5 \text{ s}$ $T_A = 25^{\circ}\text{C}$ | | -455 | | | | | Power Dissipation | Steady | | | 250 | | | | (Note 1) | State | $T_A = 25^{\circ}C$ | $P_{D}$ | | mW | | | | t ≤ 5 s | | | 280 | | | | Pulsed Drain Current | N-Channel | t <sub>p</sub> = 10 μs | 1 | 1500 | mA | | | | P-Channel | | I <sub>DM</sub> | -750 | IIIA | | | Operating Junction and | T <sub>J</sub> , | -55 to | °C | | | | | | T <sub>STG</sub> | 150 | | | | | | Source Current (Body Diode) | | | I <sub>S</sub> | 350 | mA | | | Lead Temperature for Soldering Purposes (1/8" from case for 10 s) | | | TL | 260 | °C | | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. 1. Surface-mounted on FR4 board using 1 in sq. pad size (Cu area = 1.127 in sq [1 oz] including traces). ## ON Semiconductor® ### www.onsemi.com | V <sub>(BR)DSS</sub> | R <sub>DS(on)</sub> Typ | I <sub>D</sub> Max<br>(Note 1) | |----------------------|-------------------------|--------------------------------| | | 0.4 Ω @ 4.5 V | | | N-Channel<br>20 V | 0.5 Ω @ 2.5 V | 540 mA | | 20 • | 0.7 Ω @ 1.8 V | | | 2 | 0.5 Ω @ -4.5 V | | | P–Channel<br>–20 V | 0.6 Ω @ -2.5 V | –430 mA | | _5 • | 1.0 Ω @ -1.8 V | | #### PINOUT: SOT-563 TW = Specific Device Code M = Date Code ■ = Pb-Free Package (Note: Microdot may be in either location) ### ORDERING INFORMATION | Device | Package | Shipping <sup>†</sup> | | |--------------|----------------------|------------------------------|--| | NTZD3155CT1G | SOT-563<br>(Pb-Free) | 4000 / Tana <sup>9</sup> Daa | | | NTZD3155CT2G | | 4000 / Tape & Reel | | | NTZD3155CT5G | | 8000 / Tape & Reel | | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. ## **Thermal Resistance Ratings** | Parameter | Symbol | Max | Unit | |---------------------------------------------|----------------|-----|------| | Junction-to-Ambient - Steady State (Note 2) | $R_{ heta JA}$ | 500 | °C/W | | Junction-to-Ambient - t = 5 s (Note 2) | | 447 | | <sup>2.</sup> Surface mounted on FR4 board using 1 in sq pad size (Cu area = 1.127 in sq [1 oz] including traces). ### **ELECTRICAL CHARACTERISTICS** (T<sub>1</sub> = 25°C unless otherwise specified) | Parameter | Symbol | N/P | Test Conditi | on | Min | Тур | Max | Unit | |--------------------------------------------------------------|--------------------------------------|-----|------------------------------------------------------------------------|--------------------------|-------|------|------|--------| | OFF CHARACTERISTICS | | | | | | | - | | | Drain-to-Source Breakdown Voltage | V <sub>(BR)DSS</sub> | N | V <sub>GS</sub> = 0 V | I <sub>D</sub> = 250 μA | 20 | | | V | | | | Р | | I <sub>D</sub> = -250 μA | -20 | | | | | Drain-to-Source Breakdown Voltage<br>Temperature Coefficient | V( <sub>BR)DSS</sub> /T <sub>J</sub> | | | | | 18 | | mV/°C | | Zero Gate Voltage Drain Current | I <sub>DSS</sub> | N | V <sub>GS</sub> = 0 V, V <sub>DS</sub> = 16 V | T <sub>J</sub> = 25°C | | | 1.0 | μΑ | | | | Р | $V_{GS} = 0 \text{ V}, V_{DS} = -16 \text{ V}$ | | | | -1.0 | | | | | N | V <sub>GS</sub> = 0 V, V <sub>DS</sub> = 16 V | T <sub>J</sub> = 125°C | | | 2.0 | μΑ | | | | Р | V <sub>GS</sub> = 0 V, V <sub>DS</sub> = - 16V | 1 | | | -5.0 | | | Gate-to-Source Leakage Current | I <sub>GSS</sub> | Р | V <sub>DS</sub> = 0 V, V <sub>GS</sub> = | ±4.5 V | | | ±2.0 | μΑ | | | | N | | | | | ±5.0 | | | ON CHARACTERISTICS (Note 3) | | | | | | | - | | | Gate Threshold Voltage | V <sub>GS(TH)</sub> | N | $V_{GS} = V_{DS}$ | I <sub>D</sub> = 250 μA | 0.45 | | 1.0 | V | | | | Р | | I <sub>D</sub> = -250 μA | -0.45 | | -1.0 | | | Gate Threshold<br>Temperature Coefficient | V <sub>GS(TH)</sub> /T <sub>J</sub> | | | | | -1.9 | | -mV/°C | | Drain-to-Source On Resistance | R <sub>DS(on)</sub> | N | V <sub>GS</sub> = 4.5 V, I <sub>D</sub> = | 540 mA | | 0.4 | 0.55 | | | | | Р | $V_{GS} = -4.5V$ , $I_D = -430$ mA $V_{GS} = 2.5$ V, $I_D = 500$ mA | | | 0.5 | 0.9 | | | | | N | | | | 0.5 | 0.7 | | | | | Р | $V_{GS} = -2.5V, I_D = -2.5V$ | -300 mA | | 0.6 | 1.2 | Ω | | | | N | V <sub>GS</sub> = 1.8 V, I <sub>D</sub> = 3 | 350 mA | | 0.7 | 0.9 | | | | | Р | V <sub>GS</sub> = -1.8V, I <sub>D</sub> = - | -150 mA | | 1.0 | 2.0 | | | Forward Transconductance | 9 <sub>FS</sub> | N | V <sub>DS</sub> = 10 V, I <sub>D</sub> = 5 | 540 mA | | 1.0 | | | | | | Р | V <sub>DS</sub> = -10 V, I <sub>D</sub> = - | -430 mA | | 1.0 | | S | | CHARGES, CAPACITANCES AND GA | ATE RESISTAN | ICE | | | | | | | | Input Capacitance | C <sub>ISS</sub> | | | | | 80 | 150 | | | Output Capacitance | C <sub>OSS</sub> | N | N $f = 1 \text{ MHz}, V_{GS} = 0 \text{ V}$<br>$V_{DS} = 16 \text{ V}$ | | | 13 | 25 | | | Reverse Transfer Capacitance | C <sub>RSS</sub> | 1 | VDS - 10 V | | | 10 | 20 | . – | | Input Capacitance | C <sub>ISS</sub> | | | | | 105 | 175 | pF | | Output Capacitance | C <sub>OSS</sub> | Р | $f = 1 \text{ MHz}, V_{GS} = 0 \text{ V}$<br>$V_{DS} = -16 \text{ V}$ | | | 15 | 30 | | | Reverse Transfer Capacitance | C <sub>RSS</sub> | 1 | ↑D2 = 10 | • | | 10 | 20 | | <sup>3.</sup> Pulse Test: pulse width $\leq$ 300 $\mu$ s, duty cycle $\leq$ 2% Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. # **ELECTRICAL CHARACTERISTICS** (T<sub>J</sub> = 25°C unless otherwise specified) | Parameter | Symbol | N/P | Test Condition | n | Min | Тур | Max | Unit | |------------------------------|-------------------------------|------|--------------------------------------------------------------------------------------------------------|--------------------------|-----|------|------|------| | CHARGES, CAPACITANCES A | ND GATE RESIST | ANCE | | | | | | | | Total Gate Charge | Q <sub>G(TOT)</sub> | | | | 1.5 | 2.5 | | | | Threshold Gate Charge | Q <sub>G(TH)</sub> | N | V 45VV 40V | | | 0.1 | | | | Gate-to-Source Charge | Q <sub>GS</sub> | 1 | $V_{GS} = 4.5 \text{ V}, V_{DS} = -10 \text{ V};$ | I <sub>D</sub> = 540 mA | | 0.2 | | | | Gate-to-Drain Charge | $Q_{GD}$ | 1 | | | | 0.35 | | . 0 | | Total Gate Charge | Q <sub>G(TOT)</sub> | | | | | 1.7 | 2.5 | nC | | Threshold Gate Charge | Q <sub>G(TH)</sub> | P | V <sub>GS</sub> = -4.5 V, V <sub>DS</sub> = 10 V; | I <sub>D</sub> = –380 mA | | 0.1 | | | | Gate-to-Source Charge | Q <sub>GS</sub> | 1 1 | | | | 0.3 | | | | Gate-to-Drain Charge | $Q_{GD}$ | 1 | | | | 0.4 | | | | SWITCHING CHARACTERISTIC | CS (V <sub>GS</sub> = V) (Not | e 4) | | | | • | | | | Turn-On Delay Time | t <sub>d(ON)</sub> | N | | | | 6.0 | | | | Rise Time | t <sub>r</sub> | | $V_{GS}$ = 4.5 V, $V_{DD}$ = –10 V, $I_D$ = 540 mA, $R_G$ = 10 $\Omega$ | In = 540 mA. | | 4.0 | | | | Turn-Off Delay Time | t <sub>d(OFF)</sub> | | | , | | 16 | | | | Fall Time | t <sub>f</sub> | | | | | 8.0 | | | | Turn-On Delay Time | t <sub>d(ON)</sub> | Р | | | | 10 | | ns | | Rise Time | t <sub>r</sub> | | V <sub>GS</sub> = -4.5 V, V <sub>DD</sub> = 10 V, I | n = -215 mA. | | 12 | | | | Turn-Off Delay Time | t <sub>d(OFF)</sub> | 1 | $R_G = 10 \Omega$ | .,, | | 35 | | | | Fall Time | t <sub>f</sub> | 1 | | | | 19 | | | | Drain-Source Diode Character | ristics | | | | | | | | | Forward Diode Voltage | $V_{SD}$ | N | $V_{GS} = 0 \text{ V, } T_{J} = 25^{\circ}\text{C}$ $I_{S} = 350 \text{ mA}$ $I_{S} = -350 \text{ mA}$ | I <sub>S</sub> = 350 mA | | 0.7 | 1.2 | ., | | | | Р | | $I_S = -350 \text{ mA}$ | | -0.8 | -1.2 | V | | Reverse Recovery Time | t <sub>RR</sub> | N | $V_{GS} = 0 V$ | I <sub>S</sub> = 350 mA | | 6.5 | | | | | | Р | dIS/dt = 100 A/μs | I <sub>S</sub> = -350 mA | | 13 | | ns | <sup>4.</sup> Switching characteristics are independent of operating junction temperatures # N-CHANNEL TYPICAL PERFORMANCE CURVES (T<sub>J</sub> = 25°C unless otherwise noted) Figure 1. On-Region Characteristics Figure 2. Transfer Characteristics Figure 3. On-Resistance versus Gate-to-Source Voltage Figure 4. On-Resistance versus Drain Current and Gate Voltage Figure 5. On–Resistance Variation with Temperature Figure 6. Drain-to-Source Leakage Current versus Voltage # N-CHANNEL TYPICAL PERFORMANCE CURVES (T<sub>J</sub> = 25°C unless otherwise noted) Figure 7. Capacitance Variation Figure 8. Gate-to-Source and Drain-to-Source Voltage versus Total Charge Figure 9. Resistive Switching Time Variation versus Gate Resistance Figure 10. Diode Forward Voltage versus Current # P-CHANNEL TYPICAL PERFORMANCE CURVES (T<sub>J</sub> = 25°C unless otherwise noted) Figure 1. On-Region Characteristics Figure 2. Transfer Characteristics Figure 3. On-Resistance vs. Gate-to-Source Voltage Figure 4. On-Resistance vs. Drain Current and Gate Voltage Figure 5. On–Resistance Variation with Temperature Figure 6. Drain-to-Source Leakage Current vs. Voltage # P-CHANNEL TYPICAL PERFORMANCE CURVES (T<sub>J</sub> = 25°C unless otherwise noted) Figure 7. Capacitance Variation Figure 8. Gate-to-Source and Drain-to-Source Voltage vs. Total Charge Figure 9. Resistive Switching Time Variation vs. Gate Resistance Figure 10. Diode Forward Voltage vs. Current ### SOT-563-6 1.60x1.20x0.55, 0.50P CASE 463A ISSUE J **DATE 15 FEB 2024** #### NOTES: - DIMENSIONING AND TOLERANCING CONFORM TO ASME Y14.5-2018. - 2. ALL DIMENSION ARE IN MILLIMETERS. - 3. MAXIMUM LEAD THICKNESS INCLUDES LEAD FINISH THICKNESS. MINIMUM LEAD THICKNESS IS THE MINIMUM THICKNESS OF BASE MATERIAL. | DIM | M: | ILLIMETE | RS | |------|------|----------|------| | וועם | MIN. | N□M. | MAX. | | Α | 0.50 | 0.55 | 0.60 | | b | 0.17 | 0.22 | 0.27 | | C | 0.08 | 0.13 | 0.18 | | D | 1.50 | 1.60 | 1.70 | | E | 1.10 | 1.20 | 1.30 | | е | | 0.50 BSC | | | Н | 1.50 | 1.60 | 1.70 | | L | 0.10 | 0.20 | 0.30 | | 211FF II | SITE ZI | SITLE 31 | |------------------|------------------|------------------| | PIN 1. EMITTER 1 | PIN 1. EMITTER 1 | PIN 1. CATHODE 1 | | 2. BASE 1 | 2. EMITTER 2 | 2. CATHODE 1 | | 3. COLLECTOR 2 | 3. BASE 2 | 3. ANDDE/ANDDE 2 | | 4. EMITTER 2 | 4. COLLECTOR 2 | 4. CATHODE 2 | | 5. BASE 2 | 5. BASE 1 | 5. CATHODE 2 | | 6. COLLECTOR 1 | 6. COLLECTOR 1 | 6. ANODE/ANODE 1 | | | | | STYLE 6: PIN 1. CATHODE 2. ANODE SOT-563-6 1.60x1.20x0.55, 0.50P 3. CATHODE 4. CATHODE 5. CATHODE CATHODE | RECOMMENDED | MOLINITING | FOOTDRINIT* | |-------------|------------|--------------| | RECOMMENDED | MOONTING | FUU IPRIN I* | \* FOR ADDITIONAL INFORMATION ON OUR Pb-FREE STRATEGY AND SOLDERING DETAILS, PLEASE DOWNLOAD THE ON SEMICONDUCTOR SOLDERING AND MOUNTING TECHNIQUES REFERENCE MANUAL, SOLDERRM/D. STYLE 5 PIN 1. CATHODE 2. CATHODE 3. ANDDE 4. ANDDE 5. CATHODE # GENERIC MARKING DIAGRAM\* XX = Specific Device CodeM = Month Code = Pb-Free Package \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking. | STYLE 10: | STYLE 11: | |------------------|------------------| | PIN 1. CATHODE 1 | PIN 1. EMITTER 2 | | 2. N/C | 2. BASE 2 | | 3. CATHODE 2 | 3. COLLECTOR 1 | | 4. ANODE 2 | 4. EMITTER 1 | | 5. N/C | 5. BASE 1 | | 6. AN□DE 1 | 6. COLLECTOR 2 | STYLE 4: PIN 1. COLLECTOR 2. COLLECTOR 3. BASE 4. EMITTER 5. COLLECTOR COLLECTOR DOCUMENT NUMBER: 98AON11126D Electronic versions are uncontrolled except when accessed directly from the Document Repository. Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. onsemi and ONSemi are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others. **DESCRIPTION:** **PAGE 1 OF 1** onsemi, ONSEMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems. or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### ADDITIONAL INFORMATION TECHNICAL PUBLICATIONS: $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ onsemi Website: www.onsemi.com ONLINE SUPPORT: www.onsemi.com/support For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales