

### Is Now Part of



# ON Semiconductor®

# To learn more about ON Semiconductor, please visit our website at www.onsemi.com

Please note: As part of the Fairchild Semiconductor integration, some of the Fairchild orderable part numbers will need to change in order to meet ON Semiconductor's system requirements. Since the ON Semiconductor product management systems do not have the ability to manage part nomenclature that utilizes an underscore (\_), the underscore (\_) in the Fairchild part numbers will be changed to a dash (-). This document may contain device numbers with an underscore (\_). Please check the ON Semiconductor website to verify the updated device numbers. The most current and up-to-date ordering information can be found at <a href="www.onsemi.com">www.onsemi.com</a>. Please email any questions regarding the system integration to Fairchild <a href="general-regarding-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-numbers-n

ON Semiconductor and the ON Semiconductor logo are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any EDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officer



# **FDS9934C**

### Complementary

These dual N- and P-Channel enhancement mode power field effect transistors are produced using Fairchild Semiconductor's advanced PowerTrench process that has been especially tailored to minimize on-state ressitance and yet maintain superior switching performance.

These devices are well suited for low voltage and battery powered applications where low in-line power loss and fast switching are required.

### **Features**

- Q1: 6.5 A, 20 V.  $R_{DS(ON)}$  = 30 m $\Omega$  @  $V_{GS}$  = 4.5 V  $R_{DS(ON)}$  = 43 m $\Omega$  @  $V_{GS}$  = 2.5 V.
- Q2: -5 A, -20 V,  $R_{DS(ON)} = 55$  m $\Omega$  @  $V_{GS} = -4.5$  V  $R_{DS(ON)} = 90$  m $\Omega$  @  $V_{GS} = -2.5$  V





### **Absolute Maximum Ratings** $T_A=25^{\circ}C$ unless otherwise noted

| Symbol                            | Parameter                                                    |           | Rati | Units      |   |
|-----------------------------------|--------------------------------------------------------------|-----------|------|------------|---|
|                                   |                                                              |           | Q1   | Q2         |   |
| V <sub>DSS</sub>                  | Drain-Source Voltage                                         |           | 20   | -20        | V |
| V <sub>GSS</sub>                  | Gate-Source Voltage                                          |           | ±10  | ±12        | V |
| I <sub>D</sub>                    | Drain Current - Continuous                                   | (Note 1a) | 6.5  | <b>-</b> 5 | Α |
|                                   | – Pulsed                                                     |           | 20   | -30        |   |
| P <sub>D</sub>                    | Power Dissipation for Dual Operation                         |           | 2    | W          |   |
|                                   | Power Dissipation for Single Operation                       | (Note 1a) | 1.6  |            |   |
|                                   |                                                              | (Note 1b) | 1    |            |   |
|                                   |                                                              | (Note 1c) | 0    | .9         |   |
| T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Junction Temperature Range -55 to +150 |           |      | °C         |   |

### **Thermal Characteristics**

| $R_{\theta JA}$ | Thermal Resistance, Junction-to-Ambient | (Note 1a) | 78 | °C/W |
|-----------------|-----------------------------------------|-----------|----|------|
| $R_{\theta JC}$ | Thermal Resistance, Junction-to-Case    | (Note 1)  | 40 | °C/W |

### **Package Marking and Ordering Information**

| Device Marking | Device   | Reel Size | Tape width | Quantity   |
|----------------|----------|-----------|------------|------------|
| FDS9934C       | FDS9934C | 13"       | 12mm       | 2500 units |

| Symbol                                           | Parameter                                      | Test Conditions                                                                                                                                                                                               | Type           | Min       | Тур             | Max            | Units  |
|--------------------------------------------------|------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-----------|-----------------|----------------|--------|
| Off Chai                                         | racteristics                                   |                                                                                                                                                                                                               |                |           |                 |                |        |
| BV <sub>DSS</sub>                                | Drain-Source Breakdown<br>Voltage              | $V_{GS} = 0 \text{ V}, \qquad I_{D} = 250 \mu\text{A}$<br>$V_{GS} = 0 \text{ V}, \qquad I_{D} = -250 \mu\text{A}$                                                                                             | Q1<br>Q2       | 20<br>–20 |                 |                | V      |
| ΔBV <sub>DSS</sub><br>ΔT <sub>J</sub>            | Breakdown Voltage<br>Temperature Coefficient   | $I_D$ = 250 μA, Referenced to 25°C $I_D$ = -250 μA, Referenced to 25°C                                                                                                                                        | Q1<br>Q2       |           | 14<br>–14       |                | mV/°C  |
| I <sub>DSS</sub>                                 | Zero Gate Voltage Drain<br>Current             | $V_{DS} = 16V$ , $V_{GS} = 0 V$                                                                                                                                                                               | Q1<br>Q2       |           |                 | 1<br>–1        | μА     |
| I <sub>GSS</sub>                                 | Gate-Body Leakage                              | $\begin{split} &V_{DS} = -16 V, &V_{GS} = 0 \ V \\ &V_{GS} = \ \pm 8 \ V, &V_{DS} = 0 \ V \\ &V_{GS} = \pm 12 \ V, &V_{DS} = 0 \ V \end{split}$                                                               | Q1<br>Q2       |           |                 | ±100<br>±100   | nA     |
| V <sub>GS(th)</sub>                              | Gate Threshold Voltage                         | $V_{DS} = V_{GS}, \qquad I_{D} = 250 \ \mu A$                                                                                                                                                                 | Q1             | 0.6       | 1               | 1.5            | V      |
| ΔV <sub>GS(th)</sub><br><b>2</b> T, <sub>J</sub> | Gate Threshold Voltage Temperature Coefficient | $V_{DS} = V_{GS}$ , $I_D = 250 \mu A$<br>$I_D = 250 uA$ , Referenced to 25°C<br>$I_D = 250 uA$ , Referenced to 25°C                                                                                           | Q2<br>Q1<br>Q2 | -0.6      | -0.9<br>-3<br>3 | -1.2           | mV/°C  |
| R <sub>DS(on)</sub>                              | Static Drain-Source<br>On-Resistance           | $V_{GS} = 4.5 \text{ V},  I_D = 6.5 \text{ A}$ $V_{GS} = 2.5 \text{ V},  I_D = 5.4 \text{ A}$ $V_{GS} = 4.5 \text{ V},  I_D = 6.5 \text{A},  T_J = 125 ^{\circ}\text{C}$                                      | Q1             |           | 25<br>35<br>35  | 30<br>43<br>50 | mΩ     |
|                                                  |                                                | $\begin{split} &V_{GS} = -4.5 \text{ V}, & I_D = -3.2 \text{ A} \\ &V_{GS} = -2.5 \text{ V}, & I_D = -1.0 \text{ A} \\ &V_{GS} = -4.5 \text{ V}, I_D = -3.2 \text{ A}, T_J = 125^{\circ}\text{C} \end{split}$ | Q2             |           | 43<br>64<br>55  | 55<br>90<br>76 | mΩ     |
| $I_{D(on)}$                                      | On-State Drain Current                         | $V_{GS} = 4.5V, V_{DS} = 5 V$<br>$V_{GS} = -4.5 V, V_{DS} = -5 V$                                                                                                                                             | Q1<br>Q2       | 15<br>–16 |                 |                | Α      |
| <b>g</b> FS                                      | Forward Transcoductance                        | $V_{DS} = -5 \text{ V}, \qquad I_D = 6.5 \text{ A} $ $V_{DS} = 5 \text{ V}, \qquad I_D = -5.5 \text{ A}$                                                                                                      | Q1<br>Q2       |           | 22<br>14        |                | S<br>S |
| Dynami                                           | c Characteristics                              |                                                                                                                                                                                                               |                |           |                 |                |        |
| C <sub>iss</sub>                                 | Input Capacitance                              | Q1 $V_{DS} = 10V$ , $V_{GS} = 0 V$ ,                                                                                                                                                                          | Q1<br>Q2       |           | 650<br>955      |                | pF     |
| C <sub>oss</sub>                                 | Output Capacitance                             | f = 1.0 MHz<br>Q2                                                                                                                                                                                             | Q1<br>Q2       |           | 150<br>215      |                | pF     |
| C <sub>rss</sub>                                 | Reverse Transfer Capacitance                   | $V_{DS} = -10 \text{ V},  V_{GS} = 0 \text{ V},$ f = 1.0 MHz                                                                                                                                                  | Q1<br>Q2       |           | 85<br>115       |                | pF     |
| R <sub>G</sub>                                   | Gate Resistance                                | $V_{GS} = 15 \text{ mV},  f = 1.0 \text{ MHz}$                                                                                                                                                                | Q1<br>Q2       |           | 1.4<br>4.9      |                | Ω      |

| Symbol             | Parameter                                             | Test Conditions                                                                                                                 | Туре     | Min | Тур          | Max         | Units |
|--------------------|-------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|----------|-----|--------------|-------------|-------|
| Switchiı           | ng Characteristics (Note                              | 2)                                                                                                                              |          |     |              |             |       |
| t <sub>d(on)</sub> | Turn-On Delay Time                                    | Q1<br>V <sub>DD</sub> = 10 V, I <sub>D</sub> = 1 A,                                                                             | Q1<br>Q2 |     | 8<br>16      | 16<br>29    | ns    |
| t <sub>r</sub>     | Turn-On Rise Time                                     | $V_{GS} = 4.5V$ , $R_{GEN} = 6\Omega$                                                                                           | Q1<br>Q2 |     | 9<br>9       | 17<br>18    | ns    |
| d(off)             | Turn-Off Delay Time                                   | Q2 $V_{DD} = -6V$ , $I_{D} = -1A$ ,                                                                                             | Q1<br>Q2 |     | 15<br>25     | 26<br>41    | ns    |
| t <sub>f</sub>     | Turn-Off Fall Time                                    | $V_{GS} = -4.5V$ , $R_{GEN} = 6\Omega$                                                                                          | Q1<br>Q2 |     | 4<br>9       | 9<br>19     | ns    |
| Qg                 | Total Gate Charge                                     | Q1<br>V <sub>DS</sub> = 10 V, I <sub>D</sub> = 3 A, V <sub>GS</sub> = 4.5V                                                      | Q1<br>Q2 |     | 6.2<br>8.7   | 9<br>12     | nC    |
| Q <sub>gs</sub>    | Gate-Source Charge                                    |                                                                                                                                 | Q1<br>Q2 |     | 1.2<br>2.1   |             | nC    |
| $Q_{gd}$           | Gate-Drain Charge                                     | Q2<br>$V_{DS} = -6 \text{ V}, I_{D} = -3.2 \text{ A}, V_{GS} = -4.5 \text{ V}$                                                  | Q1<br>Q2 |     | 1.7<br>2.1   |             | nC    |
| Drain-S            | Source Diode Character                                | istics and Maximum Ratings                                                                                                      | 5        |     |              |             |       |
| I <sub>S</sub>     | Maximum Continuous Drain-Source Diode Forward Current |                                                                                                                                 | Q1<br>Q2 |     |              | 1.3<br>-1.3 | Α     |
| $V_{SD}$           | Drain-Source Diode Forward Voltage                    | $V_{GS} = 0 \text{ V},  I_S = 1.3 \text{ A}  \text{(Note 2)}$<br>$V_{GS} = 0 \text{ V},  I_S = -2.0 \text{ A}  \text{(Note 2)}$ | Q1<br>Q2 |     | 0.73<br>-0.8 | 1.2<br>-1.2 | V     |
| t <sub>rr</sub>    | Diode Reverse Recovery<br>Time                        | Q1 $I_F = 6.5 \text{ A}, d_{iF}/d_t = 100 \text{ A/}\mu\text{s}$                                                                | Q1<br>Q2 |     | 15<br>20     |             | nS    |
| Q <sub>rr</sub>    | Diode Reverse Recovery<br>Charge                      | Q2<br>$I_F = -3.2 \text{ A},  d_{iF}/d_t = 100 \text{ A/}\mu\text{s}$                                                           | Q1<br>Q2 |     | 5<br>7       |             | nC    |

### Notes:

1.  $R_{\theta JA}$  is the sum of the junction-to-case and case-to-ambient thermal resistance where the case thermal reference is defined as the solder mounting surface of the drain pins.  $R_{\theta JC}$  is guaranteed by design while  $R_{\theta CA}$  is determined by the user's board design.



a) 78°C/W when mounted on a 0.5 in² pad of 2 oz copper



b) 125°C/W when mounted on a .02 in² pad of 2 oz copper



c) 135°C/W when mounted on a minimum pad.

Scale 1 : 1 on letter size paper

2. Pulse Test: Pulse Width < 300µs, Duty Cycle < 2.0%

# **Typical Characteristics: Q1 (N-Channel)**



Figure 1. On-Region Characteristics.



Figure 3. On-Resistance Variation with Temperature.



Figure 5. Transfer Characteristics.



Figure 2. On-Resistance Variation with Drain Current and Gate Voltage.



Figure 4. On-Resistance Variation with Gate-to-Source Voltage.



Figure 6. Body Diode Forward Voltage Variation with Source Current and Temperature.

# Typical Characteristics: Q1 (N-Channel)



Figure 7. Gate Charge Characteristics.



Figure 8. Capacitance Characteristics.



Figure 9. Maximum Safe Operating Area.



Figure 10. Single Pulse Maximum Power Dissipation.

# **Typical Characteristics: Q2 (P-Channel)**



Figure 11. On-Region Characteristics.



Figure 13. On-Resistance Variation with Temperature.



Figure 15. Transfer Characteristics.



Figure 12. On-Resistance Variation with Drain Current and Gate Voltage.



Figure 14. On-Resistance Variation with Gate-to-Source Voltage.



Figure 16. Body Diode Forward Voltage Variation with Source Current and Temperature.

# Typical Characteristics: Q2 (P-Channel)





Figure 17. Gate Charge Characteristics.







Figure 19. Maximum Safe Operating Area.

Figure 20. Single Pulse Maximum Power Dissipation.



Figure 21. Transient Thermal Response Curve.

Thermal characterization performed using the conditions described in Note 1c. Transient thermal response will change depending on the circuit board design.

### **TRADEMARKS**

The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks.

 $ACEx^{TM}$ PowerSaver™ **FAST®** ISOPLANAR™ SuperSOT™-6 ActiveArray™  $\mathsf{PowerTrench}^{\circledR}$ SuperSOT™-8  $FASTr^{\intercal_{M}}$ LittleFET™ Bottomless™ FPS™ QFET<sup>®</sup> SyncFET™ MICROCOUPLER™ Build it Now™  $MicroFET^{TM}$ QSTM ТСМ™ FRFET™ TinyLogic<sup>®</sup> CoolFET™ MicroPak™ QT Optoelectronics™ GlobalOptoisolator™  $TINYOPTO^{TM}$  $CROSSVOLT^{TM}$ MICROWIRE™ Quiet Series™  $\mathsf{GTO}^\mathsf{TM}$ RapidConfigure™  $TruTranslation ^{\intercal_{M}}$  $\mathsf{DOME}^\mathsf{TM}$  $MSX^{\mathsf{TM}}$ HiSeC™  $\mathsf{UHC}^{\mathsf{TM}}$  $\mathsf{EcoSPARK}^{\mathsf{TM}}$ RapidConnect™  $MSXPro^{TM}$  $I^2C^{TM}$  $\mathsf{UltraFET}^{\circledR}$ E<sup>2</sup>CMOS<sup>TM</sup>  $OCX^{TM}$ uSerDes™ i-Lo™ ScalarPump™ UniFET™ EnSigna™  $OCXPro^{TM}$ ImpliedDisconnect™  $\mathsf{OPTOLOGIC}^{\circledR}$ SILENT SWITCHER®  $VCX^{TM}$ FACT™ IntelliMAX™ OPTOPLANAR™ SMART START™ Wire™ FACT Quiet Series™ PACMAN™ SPM™ Across the board. Around the world.™  $POP^{TM}$ Stealth™ The Power Franchise® Power247™ SuperFET™ Programmable Active Droop™ SuperSOT™-3 PowerEdge™

### DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS. NOR THE RIGHTS OF OTHERS.

### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the
- 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

### PRODUCT STATUS DEFINITIONS

### **Definition of Terms**

| Datasheet Identification | Product Status            | Definition                                                                                                                                                                                                            |
|--------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advance Information      | Formative or<br>In Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                                    |
| Preliminary              | First Production          | This datasheet contains preliminary data, and supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design. |
| No Identification Needed | Full Production           | This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design.                                                       |
| Obsolete                 | Not In Production         | This datasheet contains specifications on a product that has been discontinued by Fairchild semiconductor. The datasheet is printed for reference information only.                                                   |

Rev. I18

ON Semiconductor and in are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdt/Patent-Marking.pdf">www.onsemi.com/site/pdt/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor and see any inability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and ex

### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada
Europe, Middle East and Africa Technical Support:
Phone: 421 33 790 2910
Japan Customer Focus Center
Phone: 81-3-5817-1050

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative