### DLPC3430, DLPC3435 DLPS038C -JULY 2014-REVISED JULY 2016 # **DLPC3430 and DLPC3435 Display Controller** ### 1 Features - Display Controller for DLP2010 (.2 WVGA) TRP DMD - Supports Input Image Sizes up to 720p - Low-Power DMD Interface With Interface Training - Input frame rates up to 120Hz for 2D and 3D - 24-Bit, Input Pixel Interface Support: - Parallel or BT656, Interface Protocols - Pixel Clock up to 150 MHz - Multiple Input Pixel Data Format Options - Supports Landscape and Potrait Inputs - MIPI DSI Interface Type 3 (only supported with DLPC3430) - 1-4 lanes, up to 470 Mbps lane speed - Pixel Data Processing: - IntelliBright<sup>™</sup> Suite of Image Processing Algorithms - Content Adaptive Illumination Control - Local Area Brightness Boost - Image Resizing (Scaling) - 1D Keystone Correction - Color Coordinate Adjustment - Active Power Management Processing - Programmable Degamma - Color Space Conversion - 4:2:2 to 4:4:4 Chroma Interpolation - Field Scaled De-Interlacing - Two Package Options: - 176-Pin, 7- x 7-mm, 0.4-mm Pitch, NFBGA - 201-Pin, 13- x 13-mm, 0.8-mm Pitch, NFBGA - External Flash Support - Auto DMD Parking at Power Down - Embedded Frame Memory (eDRAM) - System Features: - I<sup>2</sup>C Control of Device Configuration - Programmable Splash Screens - Programmable LED Current Control - Display Image Rotation - One Frame Latency # 2 Applications - Embedded Projection: - Smart Phone - Tablet - Camera - Camcorder - Laptop - Battery-Powered Mobile Accessory - Wearable (Near-Eye) Display - Interactive Display - Low-Latency Gaming Display - Digital Signage # 3 Description The DLPC3430 and DLPC3435 digital controller, part of the DLP2010 (.2 WVGA) chipset, support reliable operation of the DLP2010 digital micromirror device (DMD). The DLPC3430 and DLCP3435 controllers provide a convenient, multi-functional interface between user electronics and the DMD, enabling small form factor and low power display applications. #### Device Information<sup>(1)(2)</sup> | PART NUMBER | PACKAGE | BODY SIZE (NOM) | |-------------|-------------|---------------------------------| | DLPC3430 | NFBGA (176) | $7.00 \times 7.00 \text{ mm}^2$ | | DLPC3435 | NFBGA (201) | 13.00 × 13.00 mm <sup>2</sup> | - (1) For all available packages, see the orderable addendum at the end of the data sheet. - (2) DSI is available for the DLPC3430 only. DSI is not available for the DLPC3435. ### **Typical Standalone System** # **Table of Contents** | 1 | Features 1 | 8 | Detailed Description | 30 | |-------------------|----------------------------------------------------------------------|-------|------------------------------------------------|----| | 2 | Applications 1 | _ | 8.1 Overview | | | 3 | Description 1 | | 8.2 Functional Block Diagram | 30 | | 4 | Revision History | | 8.3 Feature Description | | | <del>-</del><br>5 | Pin Configuration and Functions | | 8.4 Device Functional Modes | | | ა<br>6 | <del>-</del> | 9 | Application and Implementation | 43 | | 0 | Specifications 14 | | 9.1 Application Information | | | | 6.1 Absolute Maximum Ratings | | 9.2 Typical Application | | | | 6.2 ESD Ratings | 10 | Power Supply Recommendations | | | | 6.3 Recommended Operating Conditions | | 10.1 System Power-Up and Power-Down Sequence | | | | 6.4 Thermal Information | | 10.2 DLPC343x Power-Up Initialization Sequence | | | | 6.5 Electrical Characteristics over Recommended Operating Conditions | | 10.3 DMD Fast PARK Control (PARKZ) | | | | 6.6 Electrical Characteristics | | 10.4 Hot Plug Usage | | | | 6.7 Internal Pullup and Pulldown Characteristics 19 | | 10.5 Maximum Signal Transition Time | | | | 6.8 High-Speed Sub-LVDS Electrical Characteristics 19 | 11 | Layout | | | | 6.9 Low-Speed SDR Electrical Characteristics | • • • | 11.1 Layout Guidelines | | | | 6.10 System Oscillators Timing Requirements | | 11.2 Layout Example | | | | 6.11 Power-Up and Reset Timing Requirements 21 | 12 | Device and Documentation Support | | | | 6.12 Parallel Interface Frame Timing Requirements 22 | 12 | 12.1 Device Support | | | | 6.13 Parallel Interface General Timing Requirements 23 | | 12.1 Device Support | | | | 6.14 BT656 Interface General Timing Requirements 24 | | | | | | 6.15 DSI Host Timing Requirements | | 12.3 Community Resources | | | | 6.16 Flash Interface Timing Requirements | | | | | 7 | Parameter Measurement Information | | 12.5 Electrostatic Discharge Caution | | | , | | 40 | 12.6 Glossary | 51 | | | 7.1 HOST_IRQ Usage Model | 13 | Mechanical, Packaging, and Orderable | F- | | | 7.2 Input Source | | Information | 51 | # 4 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | CI | nanges from Revision B (February 2016) to Revision C | Page | |----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------| | • | Added DSI pin functions inTable 1 | <mark>7</mark> | | • | Removed GPIO_07 LED Enable features | 10 | | • | Added DSI Host Timing Requirements | | | • | Updated Input Source | 27 | | • | Added DSI Interface - Supported Data Transfer Formats | 29 | | • | Added Display Serial Interface DSI | 31 | | • | Added 3-D Glasses Operation | 38 | | • | Added PCB Layout Guidelines for DSI Interface | 51 | | CI | nanges from Revision A (January 2016) to Revision B | Page | | • | Updated data sheet throughout to show the correct information for the DLPC3430 and DLPC3435 controllers and corrected part numbers in text and images to show DLPC3430 and DLPC3435 | 1 | | | panges from Original (July 2014) to Revision A | Page | Submit Documentation Feedback Copyright © 2014–2016, Texas Instruments Incorporated # 5 Pin Configuration and Functions #### ZEZ Package 201-Pin NFBGA Bottom View ### Pin Functions – Board Level Test, Debug, and Initialization | BIN | | l i unc | tions – Board Level Test, Debug, and Initialization | | | |-----------|--------------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | NAME | | 1/0 | DESCRIPTION | | | | | NUMBER | | Manufacturing test enable signal. This signal should be connected directly to ground on the | | | | HWTEST_EN | C10 | I <sub>6</sub> | PCB for normal operation. | | | | PARKZ | C13 | I <sub>6</sub> | DMD fast PARK control (active low Input) (hysteresis buffer). PARKZ must be set high to enable normal operation. PARKZ should be set high prior to releasing RESETZ (that is, prior to the low-to-high transition on the RESETZ input). PARKZ should be set low for a minimum of 32 µs before any power is removed from the DLPC343x such that the fast DMD PARK operation can be completed. Note for PARKZ, fast PARK control should only be used when loss of power is eminent and beyond the control of the host processor (for example, when the external power source has been disconnected or the battery has dropped below a minimum level). The longest lifetime of the DMD may not be achieved with the fast PARK operation. The longest lifetime is achieved with a normal PARK operation. Because of this, PARKZ is typically used in conjunction with a normal PARK request control input through GPIO_08. The difference being that when the host sets PROJ_ON low, which connects to both GPIO_08 and the DLPA2000 PMIC chip, the DLPC343x takes much longer than 32 µs to park the mirrors. The DLPA2000 holds on all power supplies, and keep RESETZ high, until the longer mirror parking has completed. This longer mirror parking time, of up to 500 µs, ensures the longest DMD lifetime and reliability. The DLPA2000 monitors power to the DLPC343x and detects an eminent power loss condition and drives the PARKZ signal accordingly. | | | | Reserved | P12 | I <sub>6</sub> | TI internal use. Should be left unconnected. | | | | Reserved | P13 | I <sub>6</sub> | TI internal use. Should be left unconnected. | | | | Reserved | N13 <sup>(1)</sup> | O <sub>1</sub> | TI internal use. Should be left unconnected. | | | | Reserved | N12 <sup>(1)</sup> | O <sub>1</sub> | TI internal use. Should be left unconnected. | | | | Reserved | M13 | I <sub>6</sub> | TI internal use. Should be left unconnected. | | | | Reserved | N11 | I <sub>6</sub> | TI internal use. Should be left unconnected. | | | | Reserved | P11 | I <sub>6</sub> | TI internal use This pin must be tied to ground, through an external 8-k $\Omega$ , or less, resistor for normal operation. Failure to tie this pin low during normal operation will cause startup and initialization problems. | | | | RESETZ | C11 | 16 | DLPC343x power-on reset (active low input) (hysteresis buffer). Self-configuration starts when a low-to-high transition is detected on RESETZ. All ASIC power and clocks must be stable before this reset is de-asserted. Note that the following signals will be tri-stated while RESETZ is asserted: SPI0_CLK, SPI0_DOUT, SPI0_CSZ0, SPI0_CSZ1, and GPIO(19:00) External pullups or downs (as appropriate) should be added to all tri-stated output signals listed (including bidirectional signals to be configured as outputs) to avoid floating ASIC outputs during reset if connected to devices on the PCB that can malfunction. For SPI, at a minimum, any chip selects connected to the devices should have a pullup. Unused bidirectional signals can be functionally configured as outputs to avoid floating ASIC inputs after RESETZ is set high. The following signals are forced to a logic low state while RESETZ is asserted and corresponding I/O power is applied: LED_SEL_0, LED_SEL_1 and DMD_DEN_ARSTZ No signals will be in their active state while RESETZ is asserted. Note that no I <sup>2</sup> C or DSI activity is permitted for a minimum of 500 ms after RESETZ (and PARKZ) are set high. | | | | TSTPT_0 | R12 | B <sub>1</sub> | Test pin 0 (includes weak internal pulldown) – tri-stated while RESETZ is asserted low. Sampled as an input test mode selection control approximately 1.5 µs after de-assertion of RESETZ, and then driven as an output. Normal use: reserved for test output. Should be left open for normal use. Note: An external pullup should not be applied to this pin to avoid putting the DLPC343x in a test mode. Without external pullup (2) With external pullup (3) Feeds TMSEL(0) Feeds TMSEL(0) | | | If operation does not call for an external pullup and there is no external logic that might overcome the weak internal pulluown resistor, then this I/O can be left open or unconnected for normal operation. If operation does not call for an external pullup, but there is external logic that might overcome the weak internal pulldown resistor, then an external pulldown resistor is recommended to ensure a logic low. External pullup resistor must be 8 kΩ, or less, for pins with internal pullup or down resistors. Submit Documentation Feedback Copyright © 2014–2016, Texas Instruments Incorporated <sup>(3)</sup> If operation does not call for an external pullup and there is no external logic that might overcome the weak internal pulldown resistor, then the TSTPT I/O can be left open/ unconnected for normal operation. If operation does not call for an external pullup, but there is external logic that might overcome the weak internal pulldown resistor, then an external pulldown resistor is recommended to ensure a logic low. # Pin Functions – Board Level Test, Debug, and Initialization (continued) | PIN | | | | | |---------|--------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | NAME | NUMBER | 1/0 | DESCRIPTION | | | TSTPT_1 | R13 | B <sub>1</sub> | Test pin 1 (includes weak internal pulldown) – tri-stated while RESETZ is asserted low. Sampled as an input test mode selection control approximately 1.5 µs after de-assertion of RESETZ and then driven as an output. Normal use: reserved for test output. Should be left open for normal use. Note: An external pullup should not be applied to this pin to avoid putting the DLPC343x in a test mode. Without external pullup (2) With external pullup (3) | | | | | | Feeds TMSEL(1) Feeds TMSEL(1) | | | TSTPT_2 | R14 | B <sub>1</sub> | Test pin 2 (Includes weak internal pulldown) – tri-stated while RESETZ is asserted low. Sampled as an input test mode selection control approximately 1.5 µs after de-assertion of RESETZ and then driven as an output. Normal use: reserved for test output. Should be left open for normal use. Note: An external pullup should not be applied to this pin to avoid putting the DLPC343x in a test mode. | | | | | | Without external pullup <sup>(2)</sup> Feeds TMSEL(2) With external pullup <sup>(3)</sup> Feeds TMSEL(2) | | | TSTPT_3 | R15 | B <sub>1</sub> | Test pin 3 (Includes weak internal pulldown) – tri-stated while RESETZ is asserted low. Sampled as an input test mode selection control approximately 1.5 µs after de-assertion of RESETZ and then driven as an output. Normal use: reserved for for test output. Should be left open for normal use. | | | TSTPT_4 | P14 | B <sub>1</sub> | Test pin 4 (Includes weak internal pulldown) – tri-stated while RESETZ is asserted low. Sampled as an input test mode selection control approximately 1.5 µs after de-assertion of RESETZ and then driven as an output. Normal use: reserved for for test output. Should be left open for normal use. | | | TSTPT_5 | P15 | B <sub>1</sub> | Test pin 5 (Includes weak internal pulldown) – tri-stated while RESETZ is asserted low. Sampled as an input test mode selection control approximately 1.5 µs after de-assertion of RESETZ and then driven as an output. Normal use: reserved for test output. Should be left open for normal use. | | | TSTPT_6 | N14 | B <sub>1</sub> | Test pin 6 (Includes weak internal pulldown) – tri-stated while RESETZ is asserted low. Sampled as an input test mode selection control approximately 1.5 µs after de-assertion of RESETZ and then driven as an output. Normal use: reserved for test output. Should be left open for normal use. Alternative use: none. External logic shall not unintentionally pull this pin high to avoid putting the DLPC343x in a test mode. | | | TSTPT_7 | N15 | B <sub>1</sub> | Test pin 7 (Includes weak internal pulldown) – tri-stated while RESETZ is asserted low. Sampled as an input test mode selection control approximately 1.5 µs after de-assertion of RESETZ and then driven as an output. Normal use: reserved for test output. Should be left open for normal use. | | # Pin Functions – Parallel Port Input Data and Control (1)(2) | PIN | | 1/0 | DESCRIPTION | | | | |-------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | NAME | NUMBER | 1/0 | PARALLEL RGB MODE | BT656 INTERFACE MODE | | | | PCLK | P3 | I <sub>11</sub> | Pixel clock <sup>(3)</sup> | Pixel clock <sup>(3)</sup> | | | | PDM_CVS_TE | N4 | B <sub>5</sub> | Parallel data mask <sup>(4)</sup> | Unused <sup>(5)</sup> | | | | VSYNC_WE | P1 | I <sub>11</sub> | Vsync <sup>(6)</sup> | Unused <sup>(5)</sup> | | | | HSYNC_CS | N5 | I <sub>11</sub> | Hsync <sup>(6)</sup> | Unused <sup>(5)</sup> | | | | DATAEN_CMD | P2 | I <sub>11</sub> | Data Valid <sup>(6)</sup> | Unused <sup>(5)</sup> | | | | PDATA_0 PDATA_1 PDATA_2 PDATA_3 PDATA_4 PDATA_5 PDATA_6 PDATA_7 PDATA_8 PDATA_9 PDATA_10 PDATA_11 PDATA_11 PDATA_12 PDATA_13 PDATA_14 PDATA_15 | K2<br>K1<br>L2<br>L1<br>M2<br>M1<br>N2<br>N1<br>R1<br>R2<br>R3<br>P4<br>R4<br>P5<br>R5<br>P6 | I <sub>11</sub> | (TYPICAL RGB 888) Blue (bit weight 1) Blue (bit weight 2) Blue (bit weight 4) Blue (bit weight 8) Blue (bit weight 16) Blue (bit weight 32) Blue (bit weight 64) Blue (bit weight 128) (TYPICAL RGB 888) Green (bit weight 1) Green (bit weight 2) Green (bit weight 4) Green (bit weight 18) Green (bit weight 16) Green (bit weight 32) Green (bit weight 32) Green (bit weight 64) Green (bit weight 64) Green (bit weight 128) | BT656_Data (0) BT656_Data (1) BT656_Data (2) BT656_Data (3) BT656_Data (4) BT656_Data (5) BT656_Data (6) BT656_Data (7) Unused | | | | PDATA_16<br>PDATA_17<br>PDATA_18<br>PDATA_19<br>PDATA_20<br>PDATA_21<br>PDATA_21<br>PDATA_22<br>PDATA_23 | R6<br>P7<br>R7<br>P8<br>R8<br>P9<br>R9 | I <sub>11</sub> | (TYPICAL RGB 888) Red (bit weight 1) Red (bit weight 2) Red (bit weight 4) Red (bit weight 8) Red (bit weight 16) Red (bit weight 32) Red (bit weight 64) Red (bit weight 128) | Unused | | | | 3DR | N6 | | host when a 3D command is not pro<br>(no closer than 1 ms to the active edge | eference (left = 1, right = 0). To be provided by the ovided. Must transition in the middle of each frame ge of VSYNC) this input should be pulled low through an external | | | - PDATA(23:0) bus mapping is pixel format and source mode dependent. See later sections for details. - PDM\_CVS\_TE is optional for parallel interface operation. If unused, inputs should be grounded or pulled down to ground through an external resistor (8 k $\Omega$ or less). - (3) Pixel clock capture edge is software programmable. (4) The parallel data mask signal input is optional for parallel interface operations. If unused, inputs should be grounded or pulled down to ground through an external resistor (8 k $\Omega$ or less). - (5) Unused inputs should be grounded or pulled down to ground through an external resistor (8 kΩ or less). (6) VSYNC, HSYNC, and DATAEN polarity is software programmable. ### Table 1. Pin Functions - DSI Input Data and Clock | Added PII | N | I/O | DESCRIPTION | |--------------------------------------------------------------|----------------------------------------------|-----------------|--------------------------------------------------------------------------------------------------------------------------| | NAME | NUMBER | 1/0 | MIPI DSI MODE | | DCLKN<br>DCLKP | E2<br>E1 | B <sub>10</sub> | DSI Interface; DSI - LVDS Differential Clock | | DD0N<br>DD0P<br>DD1N<br>DD1P<br>DD2N<br>DD2P<br>DD3N<br>DD3P | G2<br>G1<br>F2<br>F1<br>D2<br>D1<br>C2<br>C1 | B <sub>10</sub> | DSI Interface, DSI Data Lane LVDS Differential Pair inputs 0-> 3 (Support a maximum of 4 input DSI Lanes) <sup>(1)</sup> | | RREF | F3 | | DSI Reference Resitor A 30k Ohm +/- 1% external trim resistor should be connected from this pin to ground (2) | <sup>(1)</sup> For DSI, Differential Data Bus(0) is required for DSI operation with the remaining 3 data lanes being optional/ implementation specific as needed. Any unused DSI LVDS paris should be unconnected and left floating. ### Pin Functions - DMD Reset and Bias Control | PIN | PIN | | | | |---------------|--------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | NAME | NUMBER | I/O | DESCRIPTION | | | DMD_DEN_ARSTZ | B1 | O <sub>2</sub> | DMD driver enable (active high)/ DMD reset (active low). Assuming the corresponding I/O power is supplied, this signal will be driven low after the DMD is parked and before power is removed from the DMD. If the 1.8-V power to the DLPC343x is independent of the 1.8-V power to the DMD, then TI recommends a weak, external pulldown resistor to hold the signal low in the event DLPC343x power is inactive while DMD power is applied. | | | DMD_LS_CLK | A1 | O <sub>3</sub> | DMD, low speed interface clock | | | DMD_LS_WDATA | A2 | $O_3$ | DMD, low speed serial write data | | | DMD_LS_RDATA | B2 | I <sub>6</sub> | DMD, low speed serial read data | | ### Pin Functions - DMD Sub-LVDS Interface | PIN | | 1/0 | DESCRIPTION | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NUMBER | 1/0 | DESCRIPTION | | DMD_HS_CLK_P<br>DMD_HS_CLK_N | A7<br>B7 | O <sub>4</sub> | DMD high speed interface | | DMD_HS_WDATA_H_P DMD_HS_WDATA_H_N DMD_HS_WDATA_G_P DMD_HS_WDATA_G_N DMD_HS_WDATA_F_P DMD_HS_WDATA_F_N DMD_HS_WDATA_E_P DMD_HS_WDATA_E_N DMD_HS_WDATA_D_P DMD_HS_WDATA_D_N DMD_HS_WDATA_C_P DMD_HS_WDATA_C_P DMD_HS_WDATA_B_N DMD_HS_WDATA_B_N DMD_HS_WDATA_B_N DMD_HS_WDATA_B_N DMD_HS_WDATA_B_N DMD_HS_WDATA_A_P DMD_HS_WDATA_A_P DMD_HS_WDATA_A_N | A3<br>B3<br>A4<br>B4<br>A5<br>B5<br>A6<br>B6<br>A8<br>B8<br>A9<br>B9<br>A10<br>B10<br>A11<br>B11 | O <sub>4</sub> | DMD high speed interface lanes, write data bits: (The true numbering and application of the DMD_HS_DATA pins are software configuration dependent) | <sup>(2)</sup> RREF is an analog signal that requires a fixed precision resistor connected to this pin when DSI is utilized. If DSI is NOT utilized then this signal should be unconnected and left floating on the board design. # Pin Functions – Peripheral Interface<sup>(1)</sup> | PIN | | | PERMITTION | | | |-------------------------|--------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | NAME | NUMBER | 1/0 | DESCRIPTION | | | | CMP_OUT | A12 | I <sub>6</sub> | Successive approximation ADC comparator output (DLPC343x Input). Assumes a successive approximation ADC is implemented with a WPC light sensor and/or a thermistor feeding one input of an external comparator and the other side of the comparator is driven from the ASIC's CMP_PWM pin. Should be pulled-down to ground if this function is not used. (hysteresis buffer) | | | | CMP_PWM | A15 | O <sub>1</sub> | Successive approximation comparator pulse-duration modulation (output). Supplies a PWM signal to drive the successive approximation ADC comparator used in WPC light-to-voltage sensor applications. Should be left unconnected if this function is not used. | | | | HOST_IRQ <sup>(2)</sup> | N8 | O <sub>9</sub> | Host interrupt (output) HOST_IRQ indicates when the DLPC343x auto-initialization is in progress and most importantly when it completes. The DLPC343x tri-states this output during reset and assumes that an external pullup is in place to drive this signal to its inactive state. | | | | IIC0_SCL | N10 | В <sub>7</sub> | I <sup>2</sup> C slave (port 0) SCL (bidirectional, open-drain signal with input hysteresis): An external pullup is required. The slave I <sup>2</sup> C I/Os are 3.6-V tolerant (high-volt-input tolerant) and are powered by VCC_INTF (which can be 1.8, 2.5, or 3.3 V). External I <sup>2</sup> C pullups must be connected to a host supply with an equal or higher supply voltage, up to a maximum of 3.6 V (a lower pullup supply voltage would not likely satisfy the VIH specification of the slave I <sup>2</sup> C input buffers). | | | | Reserved | R11 | B <sub>8</sub> | TI internal use. TI recommends an external pullup resistor. | | | | IIC0_SDA | N9 | B <sub>7</sub> | I <sup>2</sup> C slave (port 0) SDA. (bidirectional, open-drain signal with input hysteresis): An external pullup is required. The slave I <sup>2</sup> C port is the control port of ASIC. The slave I <sup>2</sup> C I/Os are 3.6-V tolerant (high-volt-input tolerant) and are powered by VCC_INTF (which can be 1.8, 2.5, or 3.3 V). External I <sup>2</sup> C pullups must be connected to a host supply with an equal or higher supply voltage, up to a maximum of 3.6 V (a lower pullup supply voltage would not likely satisfy the VIH specification of the slave I <sup>2</sup> C input buffers). | | | | Reserved | R10 | B <sub>8</sub> | TI internal use. TI recommends an external pullup resistor. | | | | LED_SEL_0 | B15 | O <sub>1</sub> | LED enable select. Controlled by programmable DMD sequence Timing Enabled LED LED_SEL(1:0) DLPA2000 application 00 None 01 Red 10 Green 11 Blue | | | | LED_SEL_1 | B14 | O <sub>1</sub> | These signals will be driven low when RESETZ is asserted and the corresponding I/O power is supplied. They will continue to be driven low throughout the auto-initialization process. A weak, external pulldown resistor is still recommended to ensure that the LEDs are disabled when I/O power is not applied. | | | | SPI0_CLK | A13 | O <sub>13</sub> | Synchronous serial port 0, clock | | | | SPI0_CSZ0 | A14 | O <sub>13</sub> | SPI port 1, chip select 0 (active low output) TI recommends an external pullup resistor to avoid floating inputs to the external SPI device during ASIC reset assertion. | | | | SPI0_CSZ1 | C12 | O <sub>13</sub> | SPI port 1, chip select 1 (active low output) TI recommends an external pullup resistor to avoid floating inputs to the external SPI device during ASIC reset assertion. | | | | SPI0_DIN | B12 | I <sub>12</sub> | Synchronous serial port 0, receive data in | | | | SPI0_DOUT | B13 | O <sub>13</sub> | Synchronous serial port 0, transmit data out | | | <sup>(1)</sup> External pullup resistor must be 8 kΩ or less. (2) For more information about usage, see HOST\_IRQ Usage Model. # Pin Functions – GPIO Peripheral Interface<sup>(1)</sup> | F | PIN | Pin Functions – GPIO Peripheral Interface <sup>(1)</sup> | | | | |-------------|----------|----------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME NUMBER | | 1/0 | DESCRIPTION <sup>(2)</sup> | | | | | | | General purpose I/O 19 (hysteresis buffer). Options: 1. Optional GPIO. Should be configured as a logic zero GPIO output and left unconnected if not used | | | | GPIO_19 | M15 | B <sub>1</sub> | (otherwise it will require an external pullup or pulldown to avoid a floating GPIO input). | | | | | | | MTR_SENSE, Motor Sense (Input): For Focus Motor control applications, this GPIO must be configured as an input to the DLPC343x fed from the focus motor position sensor. (FEXEAS 4 (1994)) Insurant applications. | | | | | | | 3. KEYPAD_4 (input): keypad applications | | | | | | | General purpose I/O 18 (hysteresis buffer). Options: 1. Optional GPIO. Should be configured as a logic zero GPIO output and left unconnected if not used | | | | GPIO_18 | M14 | B <sub>1</sub> | (otherwise it will require an external pullup or pulldown to avoid a floating GPIO input). | | | | | | | 2. KEYPAD_3 (input): keypad applications | | | | | | | General purpose I/O 17 (hysteresis buffer). Options: | | | | GPIO_17 | L15 | B <sub>1</sub> | <ol> <li>Optional GPIO. Should be configured as a logic zero GPIO output and left unconnected if not used<br/>(otherwise it will require an external pullup or pulldown to avoid a floating GPIO input).</li> </ol> | | | | | | | KEYPAD_2 (input): keypad applications | | | | | | | General purpose I/O 16 (hysteresis buffer). Options: | | | | GPIO_16 | L14 | B <sub>1</sub> | <ol> <li>Optional GPIO. Should be configured as a logic zero GPIO output and left unconnected if not used<br/>(otherwise it will require an external pullup or pulldown to avoid a floating GPIO input).</li> </ol> | | | | | | | KEYPAD_1 (input): keypad applications | | | | | K15 | | General purpose I/O 15 (hysteresis buffer). Options: | | | | GPIO_15 | | B <sub>1</sub> | <ol> <li>Optional GPIO. Should be configured as a logic zero GPIO output and left unconnected if not used<br/>(otherwise it will require an external pullup or pulldown to avoid a floating GPIO input).</li> </ol> | | | | | | | 2. KEYPAD_0 (input): keypad applications | | | | | K14 | K14 B <sub>1</sub> | General purpose I/O 14 (hysteresis buffer). Options: | | | | GPIO_14 | | | <ol> <li>Optional GPIO. Should be configured as a logic zero GPIO output and left unconnected if not used<br/>(otherwise it will require an external pullup or pulldown to avoid a floating GPIO input).</li> </ol> | | | | | J15 | J15 B <sub>1</sub> | General purpose I/O 13 (hysteresis buffer). Options: | | | | GPIO_13 | | | <ol> <li>CAL_PWR (output): Intended to feed the calibration control of the successive approximation ADC<br/>light sensor.</li> </ol> | | | | | | | <ol><li>Optional GPIO. Should be configured as a logic zero GPIO output and left unconnected if not used<br/>(otherwise it will require an external pullup or pulldown to avoid a floating GPIO input).</li></ol> | | | | | | | General purpose I/O 12 (hysteresis buffer). Options: | | | | GPIO 12 | 12 J14 I | B <sub>1</sub> | (Output) power enable control for LABB light sensor. | | | | _ | | | · | <ol><li>Optional GPIO. Should be configured as a logic zero GPIO output and left unconnected if not used<br/>(otherwise it will require an external pullup or pulldown to avoid a floating GPIO input).</li></ol> | | | | | | General purpose I/O 11 (hysteresis buffer). Options: | | | | GPIO_11 | H15 | B <sub>1</sub> | (Output): thermistor power enable. | | | | | | | <ol><li>Optional GPIO. Should be configured as a logic zero GPIO output and left unconnected if not used<br/>(otherwise it will require an external pullup or pulldown to avoid a floating GPIO input).</li></ol> | | | | | | | General Purpose I/O 10 (hysteresis buffer). Options: | | | | GPIO_10 | H14 | B <sub>1</sub> | <ol> <li>RC_CHARGE (output): Intended to feed the RC charge circuit of the successive approximation ADC used to control the light sensor comparator.</li> </ol> | | | | | | | 2. Optional GPIO. Should be configured as a logic zero GPIO output and left unconnected if not used (otherwise it will require an external pullup or pulldown to avoid a floating GPIO input). | | | | | | | General purpose I/O 09 (hysteresis buffer). Options: | | | | GPIO_09 | G15 | 15 B <sub>1</sub> | <ol> <li>LS_PWR (active high output): Intended to feed the power control signal of the successive<br/>approximation ADC light sensor.</li> </ol> | | | | | | | | | <ol> <li>Optional GPIO. Should be configured as a logic zero GPIO output and left unconnected if not used<br/>(otherwise it will require an external pullup or pulldown to avoid a floating GPIO input).</li> </ol> | <sup>(1)</sup> GPIO signals must be configured through software for input, output, bidirectional, or open-drain. Some GPIO have one or more alternative use modes, which are also software configurable. The reset default for all GPIO is as an input signal. An external pullup is required for each signal configured as open-drain. <sup>(2)</sup> DLPC343x general purpose I/O. These GPIO are software configurable. # Pin Functions – GPIO Peripheral Interface<sup>(1)</sup> (continued) | PIN | | .,, | DECORPTION(2) | | | | |-------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | NAME | NUMBER | 1/0 | DESCRIPTION <sup>(2)</sup> | | | | | GPIO_08 | G14 | B <sub>1</sub> | General purpose I/O 08 (hysteresis buffer). Options: 1. (All) Normal mirror parking request (active low): To be driven by the PROJ_ON output of the host. A logic low on this signal will cause the DLPC343x to PARK the DMD, but it will not power down the DMD (the DLPA2000 does that instead). The minimum high time is 200 ms. The minimum low time is also 200 ms. | | | | | GPIO_07 F15 | | B <sub>1</sub> | <ol> <li>General purpose I/O 07 (hysteresis buffer). Options:</li> <li>(Output): LABB output sample and hold sensor control signal.</li> <li>(All) GPIO (bidirectional): Optional GPIO. Should be configured as a logic zero GPIO output and left unconnected if not used (otherwise it will require an external pullup or pulldown to avoid a floating GPIO input).</li> </ol> | | | | | GPIO_06 | F14 | B <sub>1</sub> | General purpose I/O 06 (hysteresis buffer). Option: 1. Optional GPIO. Should be configured as a logic zero GPIO output and left unconnected if not used An external pulldown resistor is required to deactivate this signal during reset and auto-initialization processes. | | | | | GPIO_05 | E15 | B <sub>1</sub> | General purpose I/O 05 (hysteresis buffer). Options: 1. Optional GPIO. Should be configured as a logic zero GPIO output and left unconnected if not used (otherwise it will require an external pullup or pulldown to avoid a floating GPIO input). | | | | | GPIO_04 | E14 | B <sub>1</sub> | <ol> <li>General purpose I/O 04 (hysteresis buffer). Options:</li> <li>3D glasses control (output): intended to be used to control the shutters on 3D glasses (Left = 1, Rig = 0).</li> <li>SPI1_CSZ1 (active-low output): optional SPI1 chip select 1 signal. An external pullup resistor required to deactivate this signal during reset and auto-initialization processes.</li> <li>Optional GPIO. Should be configured as a logic zero GPIO output and left unconnected if not us (otherwise it will require an external pullup or pulldown to avoid a floating GPIO input).</li> </ol> | | | | | GPIO_03 | D15 | General purpose I/O 03 (hysteresis buffer). Options: 1. SPI1_CSZ0 (active low output): Optional SPI1 chip select 0 signal. An external pullup resistor required to deactivate this signal during reset and auto-initialization processes. 2. Optional GPIO. Should be configured as a logic zero GPIO output and left unconnected if not us (otherwise it will require an external pullup or pulldown to avoid a floating GPIO input). | | | | | Submit Documentation Feedback Copyright © 2014–2016, Texas Instruments Incorporated # Pin Functions – GPIO Peripheral Interface<sup>(1)</sup> (continued) | PIN | | 1/0 | DESCRIPTION <sup>(2)</sup> | |---------|--------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NUMBER | 1/0 | DESCRIPTION ** | | GPIO_02 | D14 | B <sub>1</sub> | <ol> <li>General purpose I/O 02 (hysteresis buffer). Options:</li> <li>SPI1_DOUT (output): Optional SPI1 data output signal.</li> <li>Optional GPIO. Should be configured as a logic zero GPIO output and left unconnected if not used (otherwise it will require an external pullup or pulldown to avoid a floating GPIO input).</li> <li>DSI Bus Width Config 1 (input): This GPIO is sampled during boot and is used to define the number of lanes to be used for DSI operation. An external pull-up or pull-down must be used to select the desired configuration as defined in Table 2. After Boot, this GPIO can be used for other operation as long as the external pull-up/down doesn't interfere.</li> </ol> | | GPIO_01 | C15 | B <sub>1</sub> | <ol> <li>General purpose I/O 01 (hysteresis buffer). Options:</li> <li>SPI1_CLK (output): Optional SPI1 clock signal.</li> <li>Optional GPIO. Should be configured as a logic zero GPIO output and left unconnected if not used (otherwise it will require an external pullup or pulldown to avoid a floating GPIO input).</li> <li>DSI Bus Width Config 1 (input): This GPIO is sampled during boot and is used to define the number of lanes to be used for DSI operation. An external pull-up or pull-down must be used to select the desired configuration as defined in Table 2. After Boot, this GPIO can be used for other operation as long as the external pull-up/down doesn't interfere.</li> </ol> | | GPIO_00 | C14 | B <sub>1</sub> | General purpose I/O 00 (hysteresis buffer). Options: 1. SPI1_DIN (input): Optional SPI1 data input signal. 2. Optional GPIO. Should be configured as a logic zero GPIO output and left unconnected if not used (otherwise it will require an external pullup or pulldown to avoid a floating GPIO input). | Table 2. GPIO\_01 and GPIO\_02 | GPIO_02 | GPIO_01 | Number of DSI Data | |-------------------|-------------------|--------------------| | DSI-Lane-Config_1 | DSI-Lane-Config_0 | Lanes | | 0 | 0 | 1 | | 0 | 1 | 2 | | 1 | 0 | 3 | | 1 | 1 | 4 | Copyright © 2014–2016, Texas Instruments Incorporated ### Pin Functions - Clock and PLL Support | PIN | | 1/0 | DESCRIPTION | | |--------------|--------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | NAME | NUMBER | 1/0 | DESCRIPTION | | | PLL_REFCLK_I | H1 | I <sub>11</sub> | Reference clock crystal input. If an external oscillator is used in place of a crystal, then this pin should be used as the oscillator input. | | | PLL_REFCLK_O | J1 | O <sub>5</sub> | Reference clock crystal return. If an external oscillator is used in place of a crystal, then this pin should be left unconnected (that is floating with no added capacitive load). | | # Pin Functions – Power and Ground<sup>(1)</sup> | | PIN | 1/0 | DECORIDATION | |----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NUMBER | 1/0 | DESCRIPTION | | VDD | C5, D5, D7, D12, J4, J12, K3, L4, L12, M6, M9, D9, D13, F13, H13, L13, M10, D3, E3 | PWR | Core power 1.1 V (main 1.1 V) | | VDDLP12 | C3 | PWR | DSI PHY Low Power mode driver supply (2) | | VSS | Common to all package types<br>C4, D6, D8, D10, E4, E13, F4, G4, G12, H4,<br>H12, J3, J13, K4, K12, L3, M4, M5, M8, M12,<br>G13, C6, C8<br>Only available on DLPC343x<br>F6, F7, F8, F9, F10, G6, G7, G8, G9, G10,<br>H6, H7, H8, H9, H10, J6, J7, J8, J9, J10, K6,<br>K7, K8, K9, K10 | GND | Core ground (eDRAM, DSI, I/O ground, thermal ground) | | VCC18 | C7, C9, D4, E12, F12, K13, M11 | PWR | All 1.8-V I/O power: (1.8-V power supply for all I/O other than the host or parallel interface and the SPI flash interface. This includes RESETZ, PARKZ LED_SEL, CMP, GPIO, IIC1, TSTPT, and JTAG pins) | | VCC_INTF | M3, M7, N3, N7 | PWR | Host or parallel interface I/O power: 1.8 to 3.3 V (Includes IIC0, PDATA, video syncs, and HOST_IRQ pins) | | VCC_FLSH | D11 | PWR | Flash interface I/O power:1.8 to 3.3 V (Dedicated SPI0 power pin) | | VDD_PLLM | H2 | PWR | MCG PLL 1.1-V power | | VSS_PLLM | G3 | RTN | MCG PLL return | | VDD_PLLD | J2 | PWR | DCG PLL 1.1-V power | | VSS_PLLD | H3 | RTN | DCG PLL return | Submit Documentation Feedback Copyright © 2014-2016, Texas Instruments Incorporated <sup>(1)</sup> The only power sequencing restrictions are:(a) The DSI-PHY LP supply must sequence ON after the 1.1V core supply and must sequence OFF before the 1.1V core supply when fed from a separate (from VDD) supply (b) The VDD supply should ramp up with a 1-ms maximum rise time. (c) The reverse is needed at power down. <sup>(2)</sup> It is recommended that VDDLP12 rail is tied to the VDD rail. The DSI LP supply (VDDLP12) is only used for read responses from the ASIC which are not supported. As such, there is no need to provide a separate 1.2V rail. If a separate 1.2V supply is already being used to power this rail, a voltage tolerance of ±6.67% is allowed on this separate 1.2V supply. # Table 3. I/O Type Subscript Definition | | VO | CURRLY REFERENCE | FOR CTRUCTURE | |-----------|----------------------------------------------------|----------------------|----------------------------------| | SUBSCRIPT | DESCRIPTION | SUPPLY REFERENCE | ESD STRUCTURE | | 1 | 1.8 LVCMOS I/O buffer with 8-mA drive | V <sub>cc18</sub> | ESD diode to GND and supply rail | | 2 | 1.8 LVCMOS I/O buffer with 4-mA drive | V <sub>cc18</sub> | ESD diode to GND and supply rail | | 3 | 1.8 LVCMOS I/O buffer with 24-mA drive | V <sub>cc18</sub> | ESD diode to GND and supply rail | | 4 | 1.8 sub-LVDS output with 4-mA drive | V <sub>cc18</sub> | ESD diode to GND and supply rail | | 5 | 1.8, 2.5, 3.3 LVCMOS with 4-mA drive | $V_{cc\_INTF}$ | ESD diode to GND and supply rail | | 6 | 1.8 LVCMOS input | V <sub>cc18</sub> | ESD diode to GND and supply rail | | 7 | 1.8-, 2.5-, 3.3-V I <sup>2</sup> C with 3-mA drive | $V_{cc\_INTF}$ | ESD diode to GND and supply rail | | 8 | 1.8-V I <sup>2</sup> C with 3-mA drive | V <sub>cc18</sub> | ESD diode to GND and supply rail | | 9 | 1.8-, 2.5-, 3.3-V LVCMOS with 8-mA drive | V <sub>cc_INTF</sub> | ESD diode to GND and supply rail | | 11 | 1.8, 2.5, 3.3 LVCMOS input | V <sub>cc_INTF</sub> | ESD diode to GND and supply rail | | 12 | 1.8-, 2.5-, 3.3-V LVCMOS input | V <sub>cc_FLSH</sub> | ESD diode to GND and supply rail | | 13 | 1.8-, 2.5-, 3.3-V LVCMOS with 8-mA drive | V <sub>cc_FLSH</sub> | ESD diode to GND and supply rail | # 6 Specifications ### 6.1 Absolute Maximum Ratings over operating free-air temperature (unless otherwise noted) (1) | | | MIN | MAX | UNIT | |------------------------------------|--------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------| | SUPPLY VOL | .TAGE <sup>(2)(3)</sup> | | | | | V <sub>(VDD)</sub> (core) | | -0.3 | 1.21 | V | | V <sub>(VDDLP12)</sub> (co | re) | -0.3 | 1.32 | V | | Power + sub-l | LVDS | -0.3 | 1.96 | V | | V <sub>(VCC_INTF)</sub> | Host I/O power | -0.3 | 3.60 | | | | If 1.8-V power used | -0.3 | 1.99 | .,, | | V <sub>(VCC_INTF)</sub> | If 2.5-V power used | -0.3 | 2.75 | V | | | If 3.3-V power used | -0.3 | 3.60 | | | | Flash I/O power | -0.3 | 3.60 | | | \ / | If 1.8-V power used | 30 -0.3 1.21 -0.3 1.32 -0.3 1.32 -0.3 1.96 -0.3 1.96 -0.3 1.96 -0.3 1.99 -0.3 1.99 -0.3 2.75 / power used -0.3 3.60 // O power -0.3 3.60 // O power used -0.3 3.60 // O power used -0.3 3.60 // O power used -0.3 1.96 // Power used -0.3 3.58 -0.3 3.58 -0.3 3.58 -0.3 3.51 -0.3 3.51 -0.3 3.51 -0.3 3.51 -0.3 3.51 -0.3 3.51 -0.3 3.51 -0.3 3.51 -0.3 3.51 -0.3 3.51 -0.3 3.51 -0.3 3.51 -0.3 3.51 -0.3 3.51 -0.3 3.51 -0.3 3.51 -0.3 3.51 -0.3 3.51 -0.3 3.51 -0.3 3.51 -0.3 3.51 -0.3 3.51 -0.3 3.51 -0.3 3.51 -0.3 3.51 -0.3 3.51 -0.3 3.51 -0.3 3.51 -0.3 3.51 -0.3 3.51 -0.3 3.51 -0.3 3.51 -0.3 3.51 -0.3 3.51 -0.3 3.51 -0.3 3.51 -0.3 3.51 -0.3 3.51 -0.3 3.51 -0.3 3.51 -0.3 3.51 -0.3 3.51 -0.3 3.51 -0.3 3.51 -0.3 3.51 -0.3 3.51 -0.3 3.51 -0.3 3.51 -0.3 3.51 -0.3 3.51 -0.3 3.51 -0.3 3.51 -0.3 3.51 -0.3 3.51 -0.3 3.51 -0.3 3.51 -0.3 3.51 -0.3 3.51 -0.3 3.51 -0.3 3.51 -0.3 3.51 -0.3 3.51 -0.3 3.51 -0.3 3.51 -0.3 3.51 -0.3 3.51 -0.3 3.51 -0.3 3.51 -0.3 3.51 -0.3 3.51 -0.3 3.51 -0.3 3.51 -0.3 3.51 -0.3 3.51 -0.3 3.51 -0.3 3.51 -0.3 3.51 -0.3 3.51 -0.3 3.51 -0.3 3.51 -0.3 3.51 -0.3 3.51 -0.3 3.51 -0.3 3.51 -0.3 3.51 -0.3 3.51 -0.3 3.51 -0.3 3.51 -0.3 3.51 -0.3 3.51 -0.3 3.51 -0.3 3.51 -0.3 3.51 -0.3 3.51 -0.3 3.51 -0.3 3.51 -0.3 3.51 -0.3 3.51 -0.3 3.51 -0.3 3.51 -0.3 3.51 -0.3 3.51 -0.3 3.51 -0.3 3.51 -0.3 | 1.96 | ., | | $V_{(VCC\_FLSH)}$ | If 2.5-V power used | -0.3 | 2.72 | V | | | If 3.3-V power used | -0.3 | 0.3 | | | V <sub>(VDD_PLLM)</sub> (N | MCG PLL) | -0.3 | 1.21 | V | | V <sub>(VDD_PLLD)</sub> (1DCG PLL) | | -0.3 | 1.21 | V | | GENERAL | | | | | | $T_J$ | Operating junction temperature | -30 | 125 | °C | | T <sub>stg</sub> | Storage temperature | -40 | 125 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ### 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|---------------|-------------------------------------------------------------------------------|-------|------| | V <sub>(ESD)</sub> | Licotrostatic | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup> | ±2000 | ., | | | | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins (2) | ±500 | V | <sup>1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. <sup>(2)</sup> All voltage values are with respect to GND. <sup>(3)</sup> Overlap currents, if allowed to continue flowing unchecked, not only increase total power dissipation in a circuit, but degrade the circuit reliability, thus shortening its usual operating life. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. # 6.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | | | MIN | NOM | MAX | UNIT | |-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|-------|------|-------|------| | V <sub>(VDD)</sub> | Core power 1.1 V (main 1.1 V) | ±5% tolerance | 1.045 | 1.1 | 1.155 | V | | V <sub>(VDDLP12)</sub> | DSI PHY Low Power mode driver supply | ±5% tolerance<br>See <sup>(1)(2)</sup> | 1.045 | 1.10 | 1.155 | V | | V <sub>(VCC18)</sub> | All 1.8-V I/O power: (1.8-V power supply for all I/O other than the host or parallel interface and the SPI flash interface. This includes RESETZ, PARKZ LED_SEL, CMP, GPIO, IIC1, TSTPT, and JTAG pins.) | ±8.5% tolerance | 1.64 | 1.8 | 1.96 | V | | | | | 1.64 | 1.8 | 1.96 | | | $V_{(VCC\_INTF)}$ | Host or parallel interface I/O power: 1.8 to 3.3 V (includes IICO, PDATA, video syncs, and HOST IRQ pins) | ±8.5% tolerance<br>See <sup>(3)</sup> | 2.28 | 2.5 | 2.72 | V | | | ileo, i Britti, video eynee, and i leo i _iita piney | 000 | 3.02 | 3.3 | 3.58 | | | | | | 1.64 | 1.8 | 1.96 | | | V <sub>(VCC_FLSH)</sub> | Flash interface I/O power:1.8 to 3.3 V | ±8.5% tolerance<br>See <sup>(3)</sup> | 2.28 | 2.5 | 2.72 | V | | | | 000 | 3.02 | 3.3 | 3.58 | | | V <sub>(VDD_PLLM)</sub> | MCG PLL 1.1-V power | ±9.1% tolerance<br>See <sup>(4)</sup> | 1.025 | 1.1 | 1.155 | V | | V <sub>(VDD_PLLD)</sub> | DCG PLL 1.1-V power | ±9.1% tolerance<br>See <sup>(4)</sup> | 1.025 | 1.1 | 1.155 | V | | T <sub>A</sub> | Operating ambient temperature <sup>(5)</sup> | | -30 | | 85 | °C | | $T_J$ | Operating junction temperature | | -30 | | 105 | °C | <sup>(1)</sup> It is recommended that VDDLP12 rail is tied to the VDD rail. The DSI LP supply (VDDLP12) is only used for read responses from the ASIC which are not supported. As such, there is no need to provide a separate 1.2V rail. If a separate 1.2V supply is already being used to power this rail, a voltage tolerance of ±6.67% is allowed on this separate 1.2V supply. (3) These supplies have multiple valid ranges. These I/O supply ranges are wider to facilitate additional filtering. ### 6.4 Thermal Information | U. T | Thermal information | • | | | | |-----------------|-----------------------------------------------------|---------------------------------------------------|-------------|-------------|------| | | | | DLPC | C343x | | | | TH | ERMAL METRIC <sup>(1)</sup> | ZVB (NFBGA) | ZVB (NFBGA) | UNIT | | | | | 176 PINS | 201 PINS | | | $R_{\theta JC}$ | Junction-to-case thermal resistance | | 11.2 | 10.1 | °C/W | | | | at 0 m/s of forced airflow <sup>(2)</sup> | 30.3 | 28.8 | °C/W | | $R_{\theta JA}$ | R <sub>0JA</sub> Junction-to-air thermal resistance | at 1 m/s of forced airflow <sup>(2)</sup> | 27.4 | 25.3 | | | | resistarios | at 2 m/s of forced airflow (2) | 26.6 | 24.4 | | | ΨЈТ | Temperature variance fro unit power dissipation (3) | m junction to package top center temperature, per | .27 | .23 | °C/W | For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953. (3) Example: $(0.5 \text{ W}) \times (0.2 \text{ °C/W}) \approx 1.00 \text{°C}$ temperature rise. When the DSI-PHY LP supply (VDDLP12) is fed from a separate (from VDD) supply, the VDDLP12 power must sequence ON after the 1.1V core supply and must sequence OFF before the 1.1V core supply. The operating ambient temperature range assumes 0 forced air flow, a JEDEC JESD51 junction-to-ambient thermal resistance value at 0 forced air flow (R<sub>0JA</sub> at 0 m/s), a JEDEC JESD51 standard test card and environment, along with min and max estimated power dissipation across process, voltage, and temperature. Thermal conditions vary by application, which will impact R<sub>0,JA</sub>. Thus, maximum operating ambient temperature varies by application. (a) $T_{a\_min} = T_{j\_min} - (P_{d\_min} \times R_{\theta JA}) = -30^{\circ}C - (0.0 \text{ W} \times 30.3^{\circ}\text{C/W}) = -30^{\circ}\text{C}$ (b) $T_{a\_max} = T_{j\_max} - (P_{d\_max} \times R_{\theta JA}) = +105^{\circ}\text{C} - (0.348 \text{ W} \times 30.3^{\circ}\text{C/W}) = +94.4^{\circ}\text{C}$ Thermal coefficients abide by JEDEC Standard 51. R<sub>0JA</sub> is the thermal resistance of the package as measured using a JEDEC defined standard test PCB. This JEDEC test PCB is not necessarily representative of the DLPC343x PCB and thus the reported thermal resistance may not be accurate in the actual product application. Although the actual thermal resistance may be different, it is the best information available during the design phase to estimate thermal performance. # 6.5 Electrical Characteristics over Recommended Operating Conditions see (1)(2)(3)(4)(5)(6)(7) | | PARAMETER | TEST CONDITIONS(8) | MIN TYP <sup>(6)(7)</sup> | MAX <sup>(9)(7)</sup> | UNIT | | |-------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|-----------------------------|---------------------------|-----------------------|------|--| | | | IDLE disabled, WVGA, 60 Hz | 112 | 232.2 | | | | V <sub>(VDD)</sub> + | Core current 1.1 V (main 1.1 V) | IDLE enabled, WVGA, 60 Hz | 85 | | mA | | | V <sub>(VDDLP12)</sub> | | IDLE disabled, WVGA, 120 Hz | | 252.9 | | | | | | IDLE disabled, WVGA, 60 Hz | 112 | 6 | | | | $V_{(VDD\_PLLM)}$ | MCG PLL 1.1-V current | IDLE enabled, WVGA, 60 Hz | 85 | | mA | | | | | IDLE disabled, WVGA, 120 Hz | | 6 | | | | | | IDLE disabled, WVGA, 60 Hz | 112 | 6 | | | | $V_{(VDD\_PLLD)}$ | DCG PLL 1.1-V current | IDLE enabled, WVGA, 60 Hz | 85 | | mA | | | | | IDLE disabled, WVGA, 120 Hz | | 6 | | | | | All 1.8-V I/O current: | IDLE disabled, WVGA, 60 Hz | 13 | | | | | | (1.8-V power supply for all I/O other than the host or parallel interface and the SPI | IDLE enabled, WVGA, 60 Hz | 13 | | | | | V <sub>(VCC18)</sub> flash interface. This includes sub-LVDS DMD I/O, RESETZ, PARKZ LED_SEL, CMP, GPIO, IIC1, TSTPT, and JTAG pins) | | IDLE disabled, WVGA, 120 Hz | | 12.62 | mA | | | | Host or parallel interface I/O current: 1.8 | IDLE disabled, WVGA, 60 Hz | | 1.5 | | | | V <sub>(VCC_INTF)</sub> | to 3.3 V (includes IIC0, PDATA, video syncs, and HOST_IRQ pins) | IDLE disabled, WVGA, 120 Hz | | 1.5 | mA | | | M | Flash interface I/O current:1.8 to 3.3 V | IDLE disabled, WVGA, 60 Hz | | 1.01 | mΛ | | | V <sub>(VCC_FLSH)</sub> | riasirinteriace i/O current. 1.0 to 3.3 V | IDLE disabled, WVGA, 120 Hz | | 1.01 | mA | | - (1) Assumes 12.5% activity factor, 30% clock gating on appropriate domains, and mixed SVT or HVT cells - (2) Programmable host and flash I/O are at minimum voltage (that is 1.8 V) for this typical scenario. - (3) Max currents column use typical motion video as the input. The typical currents column uses SMPTE color bars as the input. - (4) Some applications (that is, high-resolution 3D) may be forced to use 1-oz copper to manage ASIC package heat. - (5) For the typical cases, all pins using 1.8 V are tied together as are 1.1-V pins, and the current specified is for the collective 1.8-V and 1.1-V current. - (6) Assumes typical case power PVT condition = nominal process, typical voltage, typical temperature (55°C junction). WVGA resolution. - (7) Input image is 854 x 480 (WVGA) 24-bits on the parallel interface at the frame rate shown with 0.2-inch WVGA DMD. - (8) In normal mode - (9) Assumes worse case power PVT condition = corner process, high voltage, high temperature (105°C junction), WVGA resolution # 6.6 Electrical Characteristics (1)(2) over operating free-air temperature range (unless otherwise noted) | | PAR | AMETER (3) | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------|------------------------------------|---------------------------------------------------------------------------------------------------|-----------------|-------------------|-----|----------------------------------|------| | | | I <sup>2</sup> C buffer (I/O type 7) | | 0.7 x<br>VCC_INTF | | (1) | | | | | 1.8-V LVTTL (I/O type 1, 2, 3, 5, 6, 8, 9, 11, 12, 13) | | 1.17 | | 3.6 | | | $V_{IH}$ | High-level input threshold voltage | 1.8-V LVTTL (I/O type 1, 6) identified below: (2) CMP_OUT; PARKZ; RESETZ; GPIO 0 →19 | | 1.3 | | 3.6 | V | | | | 2.5-V LVTTL (I/O type 5, 9, 11, 12, 13) | | 1.7 | | 3.6 | | | | | 3.3-V LVTTL (I/O type 5, 9, 11, 12, 13) | | 2 | | 3.6 | | | | | I <sup>2</sup> C buffer (I/O type 7) | | -0.5 | ٧ | 0.3 x<br>CC_INTF | | | | | 1.8-V LVTTL (I/O type 1, 2, 3, 5, 6, 8, 9, 11, 12, 13) | | -0.3 | | 0.63 | | | $V_{IL}$ | Low-level input threshold voltage | 1.8-V LVTTL (I/O type 1, 6) identified below: (2) CMP_OUT; PARKZ; RESETZ; GPIO_00 through GPIO_19 | | -0.3 | | 0.5 | V | | | | 2.5-V LVTTL (I/O type 5, 9, 11, 12, 13) | | -0.3 | | 0.7 | | | | | 3.3-V LVTTL (I/O type 5, 9, 11, 12, 13) | | -0.3 | | 0.8 | | | $V_{CM}$ | Steady-state common mode voltage | 1.8 sub-LVDS (DMD high speed) (I/O type 4) | | 0.8 | 0.9 | 1 | mV | | IV <sub>OD</sub> I | Differential output magnitude | 1.8 sub-LVDS (DMD high speed)<br>(I/O type 4) | | | 200 | | mV | | | | 1.8-V LVTTL (I/O type 1, 2, 3, 5, 6, 8, 9, 11, 12, 13) | | 1.35 | | | | | V | High-level output | 2.5-V LVTTL (I/O type 5, 9, 11, 12, 13) | | 1.7 | | | V | | V <sub>OH</sub> | voltage | 3.3-V LVTTL (I/O type 5, 9, 11, 12, 13) | | 2.4 | | | V | | | | 1.8 sub-LVDS – DMD high speed (I/O type 4) | | | 1 | | | | | | I <sup>2</sup> C buffer (I/O type 7) | VCC_INTF > 2 V | | | 0.4 | | | | | I <sup>2</sup> C buffer (I/O type 7) | VCC_INTF < 2 V | | V | 0.2 ×<br>CC_INTF | | | | Low-level output | 1.8-V LVTTL (I/O type 1, 2, 3, 5, 6, 8, 9, 11, 12, 13) | | | | 0.45 | | | $V_{OL}$ | voltage | 2.5 V LVTTL (I/O type 5, 9, 11, 12, 13) | | | | 0.7 | V | | | | 3.3 V LVTTL (I/O type 5, 9, 11, 12, 13) | | | | 0.4 | | | | | 1.8 sub-LVDS – DMD high speed (I/O type 4) | | | 0.8 | 1 0.4 VCC_INTF 0.45 0.7 0.45 0.7 | | <sup>(1)</sup> I/O is high voltage tolerant; that is, if VCC = 1.8 V, the input is 3.3-V tolerant, and if VCC = 3.3 V, the input is 5-V tolerant. (2) ASIC pins: CMP\_OUT; PARKZ; RESETZ; GPIO\_00 through GPIO\_19 have slightly varied V<sub>IH</sub> and V<sub>IL</sub> range from other 1.8-V I/O. The number inside each parenthesis for the I/O refers to the type defined in Table 3. # **Electrical Characteristics**(1)(2) (continued) over operating free-air temperature range (unless otherwise noted) | | PARA | AMETER (3) | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|-----------------------------------------|------|-----|-----|------| | | | 1.8-V LVTTL (I/O type 1, 2, 3, 5, 6, 8, 9, 11, 12, 13) | 4 mA | 2 | | | | | | | 1.8-V LVTTL (I/O type 1, 2, 3, 5, 6, 8, 9, 11, 12, 13) | 8 mA | 3.5 | | | | | | High-level output | 1.8-V LVTTL (I/O type 1, 2, 3, 5, 6, 8, 9, 11, 12, 13) | 24 mA | 10.6 | | | | | I <sub>OH</sub> | current | 2.5-V LVTTL (I/O type 5) | 4 mA | 5.4 | | | mA | | | | 2.5-V LVTTL (I/O type 9, 13) | 8 mA | 10.8 | | | | | | | 2.5-V LVTTL (I/O type 5, 9, 11, 12, 13) | 24 mA | 28.7 | | | | | | | 3.3-V LVTTL (I/O type 5) | 4 mA | 7.8 | | | | | | | 3.3-V LVTTL (I/O type 9, 13) | 8 mA | 15 | | | | | | | I <sup>2</sup> C buffer (I/O type 7) | | 3 | | | | | lo | | 1.8-V LVTTL (I/O type 1, 2, 3, 5, 6, 8, 9, 11, 12, 13) | 4 mA | 2.3 | | | | | | | 1.8-V LVTTL (I/O type 1, 2, 3, 5, 6, 8, 9, 11, 12, 13) | 8 mA | 4.6 | | | mA | | | Low-level output current 1.8-V LVTTL (I/O type 1, 2, 3, 5, 6, 8, 9, 11, 12, 13) 2.5-V LVTTL (I/O type 5) 2.5-V LVTTL (I/O type 9, 13) 2.5-V LVTTL (I/O type 9, 13) 2.5-V LVTTL (I/O type 5, 9, 11, 12, 13) 3.3-V LVTTL (I/O type 5) 4 mA 13.9 13.9 24 mA 31.1 3.1 | | 24 mA | 13.9 | | | | | ·OL | | | IIIA | | | | | | | | 2.5-V LVTTL (I/O type 9, 13) | 8 mA | 10.4 | | | | | | | \ 31 / / | 24 mA | 31.1 | | | | | | | 3.3-V LVTTL (I/O type 5) | 4 mA | 4.4 | | | | | I <sub>OL</sub> | | 3.3-V LVTTL (I/O type 9, 13) | 8 mA | 8.9 | | | | | | | I <sup>2</sup> C buffer (I/O type 7) | 0.1 × VCC_INTF < VI<br>< 0.9 × VCC_INTF | -10 | | 10 | | | | High-impedance | 1.8-V LVTTL (I/O type 1, 2, 3, 5, 6, 8, 9, 11, 12, 13) | | -10 | | 10 | μА | | I <sub>OZ</sub> | leakage current | 2.5-V LVTTL (I/O type 5, 9, 11, 12, 13) | | -10 | | 10 | | | | | 3.3-V LVTTL (I/O type 5, 9, 11, 12, 13) | | -10 | | 10 | | | | | I <sup>2</sup> C buffer (I/O type 7) | | | | 5 | | | | | 1.8-V LVTTL (I/O type 1, 2, 3, 5, 6, 8, 9, 11, 12, 13) | | 2.6 | | 3.5 | pF | | C <sub>I</sub> | Input capacitance (including package) | 2.5-V LVTTL (I/O type 5, 9, 11, 12, 13) | | 2.6 | | 3.5 | | | | (ordanig paorage) | 3.3-V LVTTL (I/O type 5, 9, 11, 12, 13) | | 2.6 | | 3.5 | | | | | 1.8 sub-LVDS – DMD high speed (I/O type 4) | | | | 3 | | Submit Documentation Feedback Copyright © 2014–2016, Texas Instruments Incorporated # Internal Pullup and Pulldown Characteristics | INTERNAL PULLUP AND PULLDOWN RESISTOR CHARACTERISTICS | VCCIO | MIN | MAX | UNIT | |-------------------------------------------------------|-------|-----|-----|-----------| | | 3.3 V | 29 | 63 | $k\Omega$ | | Weak pullup resistance | 2.5 V | 38 | 90 | $k\Omega$ | | | 1.8 V | 56 | 148 | kΩ | | | 3.3 V | 30 | 72 | kΩ | | Weak pulldown resistance | 2.5 V | 36 | 101 | kΩ | | | 1.8 V | 52 | 167 | kΩ | # 6.8 High-Speed Sub-LVDS Electrical Characteristics over operating free-air temperature range (unless otherwise noted) | | PARAMETER | MIN | NOM | MAX | UNIT | |--------------------------------------|------------------------------------------------------------------------|-----|------|------|--------| | V <sub>CM</sub> | Steady-state common mode voltage | 0.8 | 0.9 | 1.0 | V | | V <sub>CM</sub> (Δpp) <sup>(1)</sup> | V <sub>CM</sub> change peak-to-peak (during switching) | | | 75 | mV | | V <sub>CM</sub> (Δss) <sup>(1)</sup> | V <sub>CM</sub> change steady state | -10 | | 10 | mV | | V <sub>OD</sub> <sup>(2)</sup> | Differential output voltage magnitude | | 200 | | mV | | V <sub>OD</sub> (Δ) | V <sub>OD</sub> change (between logic states) | -10 | | 10 | mV | | $V_{OH}$ | Single-ended output voltage high | | 1.00 | | V | | $V_{OL}$ | Single-ended output voltage low | | 0.80 | | V | | t <sub>R</sub> (2) | Differential output rise time | | | 250 | ps | | $t_{F}^{(2)}$ | Differential output fall time | | | 250 | ps | | t <sub>MAX</sub> | Max switching rate | | | 1200 | Mbps | | DCout | Output duty cycle | 45% | 50% | 55% | | | Tx <sub>term</sub> <sup>(1)</sup> | Internal differential termination | 80 | 100 | 120 | Ω | | Tx <sub>load</sub> | 100- $\Omega$ differential PCB trace (50- $\Omega$ transmission lines) | 0.5 | | 6 | inches | Definition of $V_{CM}$ changes: $V_{cm}(\Delta pp)$ Note that $V_{OD}$ is the differential voltage swing measured across a 100- $\Omega$ termination resistance connected directly between the transmitter differential pins. |VoD| is the magnitude of this voltage swing relative to 0. Rise and fall times are defined for the differential Differential Output Signal V<sub>OD</sub> signal as follows: (Note Vcm is removed when the signals are viewed differentially) <sup>(1)</sup> The resistance is dependent on the supply voltage level applied to the I/O. (2) An external 8-kΩ pullup or pulldown (if needed) would work for any voltage condition to correctly pull enough to override any associated internal pullups or pulldowns. # 6.9 Low-Speed SDR Electrical Characteristics over operating free-air temperature range (unless otherwise noted) | PARAMETER | ID | TEST CONDITIONS | MIN | MAX | UNIT | |--------------------------------------|----------------------------|-----------------|-------------|-------------|------| | Operating voltage | VCC18 (all signal groups) | | 1.64 | 1.96 | V | | DC input high voltage | VIHD(DC)<br>Signal group 1 | All | 0.7 x VCC18 | VCC18 + 0.5 | V | | DC input low voltage <sup>(1)</sup> | VILD(DC)<br>Signal group 1 | All | -0.50 | 0.3 × VCC18 | V | | AC input high voltage <sup>(2)</sup> | VIHD(AC)<br>Signal group 1 | All | 0.8 × VCC18 | VCC18 + 0.5 | V | | AC input low voltage | VILD(AC)<br>Signal group 1 | All | -0.5 | 0.2 × VCC18 | V | | | Signal group 1 | | 1 | 3.0 | | | Slew rate (3)(4)(5)(6) | Signal group 2 | | 0.25 | | V/ns | | | Signal group 3 | | 0.5 | | | - (1) VILD(AC) min applies to undershoot. - (2) VIHD(AC) max applies to overshoot. - (3) Signal group 1 output slew rate for rising edge is measured between VILD(DC) to VIHD(AC). - (4) Signal group 1 output slew rate for falling edge is measured between VIHD(DC) to VILD(AC). - (5) Signal group 1: See Figure 1. - (6) Signal groups 2 and 3 output slew rate for rising edge is measured between VILD(AC) to VIHD(AC). Figure 1. Low Speed (LS) I/O Input Thresholds # 6.10 System Oscillators Timing Requirements see (1) | PARA | PARAMETER | | | MAX | UNIT | |--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|--------|---------------------|------| | f <sub>clock</sub> | Clock frequency, MOSC (2) | 24-MHz oscillator | 23.998 | 24.002 | MHz | | t <sub>c</sub> | Cycle time, MOSC <sup>(2)</sup> | 24-MHz oscillator | 41.670 | 41.663 | ns | | t <sub>w(H)</sub> | Pulse duration <sup>(3)</sup> , MOSC, high | 50% to 50% reference points (signal) | | 40 t <sub>c</sub> % | | | t <sub>w(L)</sub> | Pulse duration <sup>(3)</sup> , MOSC, low | 50% to 50% reference points (signal) | | 40 t <sub>c</sub> % | | | t <sub>t</sub> | Transition time $^{(3)}$ , MOSC, $t_t = t_f / t_r$ | 20% to 80% reference points (signal) | | 10 | ns | | t <sub>jp</sub> | Long-term, peak-to-peak, period jitter <sup>(3)</sup> , MOSC (that is the deviation in period from ideal period due solely to high frequency jitter) | | | 2% | | - (1) The I/O pin TSTPT\_6 enables the ASIC to use two different oscillator frequencies through a pullup control at initial ASIC power-up. TSTPT\_6 should be grounded so that 24MHz is always selected. - (2) The frequency accuracy for MOSC is ±200 PPM. (This includes impact to accuracy due to aging, temperature, and trim sensitivity.) The MOSC input cannot support spread spectrum clock spreading. - (3) Applies only when driven through an external digital oscillator. Figure 2. System Oscillators ### 6.11 Power-Up and Reset Timing Requirements | PARA | PARAMETER | | MIN | MAX | UNIT | |----------------|------------------------------------------------------------|--------------------------------------|------|-----|------| | $t_{w(L)}$ | Pulse duration, inactive low, RESETZ | 50% to 50% reference points (signal) | 1.25 | | μs | | t <sub>t</sub> | Transition time, RESETZ <sup>(1)</sup> , $t_t = t_f / t_r$ | 20% to 80% reference points (signal) | | 0.5 | μs | (1) For more information on RESETZ, see *Pin Configuration and Functions*. Figure 3. Power-Up and Power-Down RESETZ Timing # **ISTRUMENTS** # 6.12 Parallel Interface Frame Timing Requirements | | | | MIN | MAX | UNIT | |--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|---------|-----|-------| | t <sub>p_vsw</sub> | Pulse duration – VSYNC_WE high | 50% reference points | 1 | | lines | | t <sub>p_vbp</sub> | Vertical back porch (VBP) – time from the leading edge of VSYNC_WE to the leading edge HSYNC_CS for the first active line (see <sup>(1)</sup> ) | 50% reference points | 2 | | lines | | t <sub>p_vfp</sub> | Vertical front porch (VFP) – time from the leading edge of the HSYNC_CS following the last active line in a frame to the leading edge of VSYNC_WE (see <sup>(1)</sup> ) | 50% reference points | 1 | | lines | | t <sub>p_tvb</sub> | Total vertical blanking – time from the leading edge of HSYNC_CS following the last active line of one frame to the leading edge of HSYNC_CS for the first active line in the next frame. (This is equal to the sum of VBP $(t_{p\_vbp})$ + VFP $(t_{p\_vfp})$ .) | 50% reference points | See (1) | | lines | | t <sub>p_hsw</sub> | Pulse duration – HSYNC_CS high | 50% reference points | 4 | 128 | PCLKs | | t <sub>p_hbp</sub> | Horizontal back porch – time from rising edge of HSYNC_CS to rising edge of DATAEN_CMD | 50% reference points | 4 | | PCLKs | | t <sub>p_hfp</sub> | Horizontal front porch – time from falling edge of DATAEN_CMD to rising edge of HSYNC_CS | 50% reference points | 8 | | PCLKs | | t <sub>p_thb</sub> | Total horizontal blanking – sum of horizontal front and back porches | 50% reference points | See (2) | | PCLKs | - The minimum total vertical blanking is defined by the following equation: $t_{p \text{ t/b}}(\text{min}) = 6 + [6 \times \text{Max}(1, \text{Source\_ALPF/ DMD\_ALPF})]$ lines - (a) SOURCE\_ALPF = Input source active lines per frame - (b) DMD\_ALPF = Actual DMD used lines per frame supported - Total horizontal blanking is driven by the max line rate for a given source which will be a function of resolution and orientation. The following equation can be applied for this: $t_{p\_thb} = Roundup[(1000 \times f_{clock})/LR] - APPL$ where: - (a) $f_{clock}$ = Pixel clock rate in MHz - (b) LR = Line rate in kHz - (c) APPL is the number of active pixels per (horizontal) line. - (d) If $t_{p\_thb}$ is calculated to be less than $t_{p\_hbp} + t_{p\_hfp}$ then the pixel clock rate is too low or the line rate is too high, and one or both must be adjusted. Figure 4. Parallel Interface Frame Timing # 6.13 Parallel Interface General Timing Requirements see (1) | | | | MIN | MAX | UNIT | |-----------------------|------------------------------------------------------------------------------------|-----------------------------|---------|---------|------| | $f_{clock}$ | Clock frequency, PCLK | | 1.0 | 150.0 | MHz | | t <sub>p_clkper</sub> | Clock period, PCLK | 50% reference points | 6.66 | 1000 | ns | | t <sub>p_clkjit</sub> | Clock jitter, PCLK | Max f <sub>clock</sub> | see (2) | see (2) | | | t <sub>p_wh</sub> | Pulse duration low, PCLK | 50% reference points | 2.43 | | ns | | t <sub>p_wl</sub> | Pulse duration high, PCLK | 50% reference points | 2.43 | | ns | | t <sub>p_su</sub> | Setup time – HSYNC_CS, DATEN_CMD, PDATA(23:0) valid before the active edge of PCLK | 50% reference points | 0.9 | | ns | | t <sub>p_h</sub> | Hold time – HSYNC_CS, DATEN_CMD, PDATA(23:0) valid after the active edge of PCLK | 50% reference points | 0.9 | | ns | | t <sub>t</sub> | Transition time – all signals | 20% to 80% reference points | 0.2 | 2.0 | ns | <sup>(1)</sup> The active (capture) edge of PCLK for HSYNC\_CS, DATEN\_CMD and PDATA(23:0) is software programmable, but defaults to the rising edge. <sup>(2)</sup> Clock jitter (in ns) should be calculated using this formula: Jitter = $[1/f_{clock} - 5.76 \text{ ns}]$ . Setup and hold times must be met during clock iitter. Figure 5. Parallel Interface General Timing # TEXAS INSTRUMENTS ### 6.14 BT656 Interface General Timing Requirements The DLPC343x ASIC input interface supports the industry standard BT.656 parallel video interface. See the appropriate ITU-R BT.656 specification for detailed interface timing requirements.<sup>(1)</sup> | | | | MIN | MAX | UNIT | |-----------------------|--------------------------------------------------------|-----------------------------|---------|---------|------| | $f_{clock}$ | Clock frequency, PCLK | | 1.0 | 33.5 | MHz | | t <sub>p_clkper</sub> | Clock period, PCLK | 50% reference points | 29.85 | 1000 | ns | | t <sub>p_clkjit</sub> | Clock jitter, PCLK | Max f <sub>clock</sub> | See (2) | See (2) | | | t <sub>p_wh</sub> | Pulse duration low, PCLK | 50% reference points | 10.0 | | ns | | t <sub>p_wl</sub> | Pulse duration high, PCLK | 50% reference points | 10.0 | | ns | | t <sub>p_su</sub> | Setup time – PDATA(7:0) before the active edge of PCLK | 50% reference points | 3.0 | | ns | | t <sub>p_h</sub> | Hold time – PDATA(7:0) after the active edge of PCLK | 50% reference points | 0.9 | | ns | | t <sub>t</sub> | Transition time – all signals | 20% to 80% reference points | 0.2 | 3.0 | ns | <sup>(1)</sup> The BT.656 interface accepts 8-bits per color, 4:2:2 YCb/Cr data encoded per the industry standard through PDATA(7:0) on the active edge of PCLK (that is programmable). See Figure 6. #### BT.656 Bus Mode - YCrCb 4:2:2 Source PDATA(7:0) of the Input Pixel data bus Bus Assignment Mapping Data bit mapping on the pins of the ASIC A. BT.656 data bits should be mapped to the DLPC343x PDATA bus as shown. Figure 6. DLPC343x PDATA Bus – BT.656 Interface Mode Bit Mapping # 6.15 DSI Host Timing Requirements This section describes timing requirements for specific host minimum values that are higher than those specified in the MIPI standards. It is critical for proper operation that the host meet these minimum timing requirements for specified MIPI parameters. | | | | MIN | MAX | UNIT | |----------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|--------------------|--------------------|-------| | Supported Frequency | Clock Lane | | 80 | 235 | MHz | | Lane | Data Lane | effective data rate | 160 | 470 | Mbps | | | Number of Data Lanes | selectable | 1 | 4 | Lanes | | T <sub>HS-PREPARE</sub> + T <sub>HS-</sub><br>ZERO | During a LP to HS transition, the time that the transmitter drives the HS-0 state prior to transmitting the Sync sequence | 80 MHz to 94 MHz HS<br>Clock | 565 | | ns | | | | 95 MHz to 235 MHz HS<br>Clock <sup>(1)</sup> | 465 <sup>(2)</sup> | | ns | | | Time interval during which the HS reciever shall ignore any data lane HS transitions, | 80 MHz to 94 MHz HS<br>Clock | | 565 <sup>(3)</sup> | ns | | T <sub>HS-SETTLE</sub> | starting from the beginning of T <sub>HS-PREPARE</sub> . The HS receiver shall ignore any data lane transitions before the minimum value, and shall respond to any data lane transitions after the maximum value | 95 MHz to 235 MHz HS<br>Clock | | 465 <sup>(3)</sup> | ns | - (1) Example: At 172 MHz and $T_{HS-PREPARE} = 51.46$ ns -> 51.46ns + $T_{HS-ZERO} >= 465$ ns. Therefore $T_{HS-ZERO} >= 413.54$ ns. - (2) Minimum values are higher than those required by the MIPI standard. T<sub>HS-PREPARE</sub> must be within the MIPI specified range. (3) Maximum values are higher than those required by the MIPI standard. <sup>(2)</sup> Clock jitter should be calculated using this formula: Jitter = $[1/f_{clock} - 5.76 \text{ ns}]$ . Setup and hold times must be met during clock jitter. # 6.16 Flash Interface Timing Requirements The DLPC343x ASIC flash memory interface consists of a SPI flash serial interface with a programmable clock rate. The DLPC343x can support 1- to 16-Mb flash memories. $^{(1)(2)}$ | | | | MIN | MAX | UNIT | |-----------------------|------------------------------------------------------------------------|-----------------------------|------|------|------| | f <sub>clock</sub> | Clock frequency, SPI_CLK | See (3) | 1.42 | 36.0 | MHz | | t <sub>p_clkper</sub> | Clock period, SPI_CLK | 50% reference points | 704 | 27.7 | ns | | t <sub>p_wh</sub> | Pulse duration low, SPI_CLK | 50% reference points | 352 | | ns | | t <sub>p_wl</sub> | Pulse duration high, SPI_CLK | 50% reference points | 352 | | ns | | t <sub>t</sub> | Transition time – all signals | 20% to 80% reference points | 0.2 | 3.0 | ns | | t <sub>p_su</sub> | Setup time – SPI_DIN valid before SPI_CLK falling edge | 50% reference points | 10.0 | | ns | | t <sub>p_h</sub> | Hold time – SPI_DIN valid after SPI_CLK falling edge | 50% reference points | 0.0 | | ns | | t <sub>p_clqv</sub> | SPI_CLK clock falling edge to output valid time – SPI_DOUT and SPI_CSZ | 50% reference points | | 1.0 | ns | | t <sub>p_clqx</sub> | SPI_CLK clock falling edge output hold time – SPI_DOUT and SPI_CSZ | 50% reference points | -3.0 | 3.0 | ns | - (1) Standard SPI protocol is to transmit data on the falling edge of SPI\_CLK and capture data on the rising edge. The DLPC343x does transmit data on the falling edge, but it also captures data on the falling edge rather than the rising edge. This provides support for SPI devices with long clock-to-Q timing. DLPC343x hold capture timing has been set to facilitate reliable operation with standard external SPI protocol devices. - (2) With the above output timing, DLPC343x provides the external SPI device 8.2-ns input set-up and 8.2-ns input hold, relative to the rising edge of SPI\_CLK. - (3) This range include the 200 ppm of the external oscillator (but no jitter). Figure 7. Flash Interface Timing #### 7 Parameter Measurement Information # 7.1 HOST\_IRQ Usage Model - While reset is applied HOST\_IRQ will reset to tri-state (an external pullup pulls the line high). - HOST\_IRQ will remain tri-state (pulled high externally) until the microprocessor boot completes. While the signal is pulled high, this indicates that the ASIC is performing boot-up and auto-initialization. - As soon as possible after boot-up, the microprocessor will drive HOST\_IRQ to a logic high state to indicate that the ASIC is continuing to perform auto-initialization (no real state change occurs on the external signal) - Upon completion of auto-initialization, software will set HOST\_IRQ to a logic low state to indicate the completion of auto-initialization. (At the falling edge, the system is said to enter the INIT\_DONE state.) - The 500-ms max shown from the rising edge of RESETZ to the falling edge of HOST\_IRQ may become longer than 500 ms if many commands are added to the autoinit batch file in flash which automatically runs at power up. Figure 8. Host IRQ Timing ### 7.2 Input Source Table 4. Supported Input Source Ranges (1)(2)(3)(4) | | | | | SOURCE RESOLUTION RANGE <sup>(6)</sup> | | | | |----------------|-----------------------------|------------|-------------|----------------------------------------|------------|-------------|-------------------------------| | INTERFACE | Bits / Pixel <sup>(5)</sup> | IMAGE TYPE | HORIZONTAL | | VER | ΓICAL | FRAME RATE RANGE | | | | | Landscape | Portrait | Landscape | Portrait | RANGE | | Parallel | 24 max | 2D only | 320 to 1280 | 200 to 800 | 200 to 800 | 320 to 1280 | 10 to 122 Hz | | Parallel | 24 max | 3D only | 320 to 1280 | 200 to 720 | 200 to 720 | 320 to 1280 | 98 to 102 Hz<br>118 to 122 Hz | | DSI | 24 max | 2D only | 320 to 1280 | 200 to 800 | 200 to 800 | 320 to 1280 | 10 to 122 Hz | | DSI | 24 max | 3D only | 320 to 1280 | 200 to 720 | 200 to 720 | 320 to 1280 | 98 to 102 Hz<br>118 to 122 Hz | | BT.656-NTSC | See (8) | 2D only | 720 | n/a | 240 | n/a | 60 ±2 Hz | | BT.656-PAL (7) | See <sup>(8)</sup> | 2D only | 720 | n/a | 288 | n/a | 50 ±2 Hz | - (1) The user must stay within specifications for all source interface parameters such as max clock rate and max line rate. - (2) The max DMD size for all rows in the table is $854 \times 480$ . - (3) To achieve the ranges stated, the composer-created firmware used must be defined to support the source parameters used. - (4) These interfaces are supported with the DMD sequencer sync mode command (3Bh) set to auto. - (5) Bits / Pixel does not necessarily equal the number of data pins used on the DLPC343x. Fewer pins are used if multiple clocks are used per pixel transfer. - (6) By using an I2C command, portrait image inputs can be rotated on the DMD by minus 90 degrees so that the image is displayed in landscape format. - (7) All parameters in this row follow the BT.656 standard. The image format is always landscape. - (8) BT.656 uses 16-bit 4:2:2 YCr/Cb. ### 7.2.1 Input Source - Frame Rates and 3-D Display Orientation For 3D sources on the parallel or MIPI DSI interface, images must be frame sequential (L, R, L, ...) when input to the DLPC343x. Any processing required to unpack 3D images and to convert them to frame sequential must be done by external electronics prior to inputting the images to the DLPC343x. Each 3D source frame input must contain a single eye frame of data separated by a VSYNC where an eye frame contains image data for a single left or right eye. The signal 3DR input to the DLPC343x tells whether the input frame is for the left eye or right eye. Each DMD frame will be displayed at the same rate as the input interface frame rate. Typical timing for a 50-Hz or 60-Hz 3D HDMI source frame, the input interface of the DLPC343x, and the DMD is shown in Figure 9. GPIO\_04 is optionally sent to a transmitter on the system PCB for wirelessly transmitting a sync signal to 3D glasses. The glasses are then in phase with the DMD images being displayed. Alternately, 3-D Glasses Operation shows how DLP Link pulses can be used instead. Figure 9. DLPC343x L/R Frame and Signals Timing ### 7.2.2 Parallel Interface Supports Six Data Transfer Formats - 24-bit RGB888 or 24-bit YCrCb888 on a 24 data wire interface - 18-bit RGB666 or 18-bit YCrCb666 on a 18 data wire interface - 16-bit RGB565 or 16-bit YCrCb565 on a 16 data wire interface - 16-bit YCrCb 4:2:2 (standard sampling assumed to be Y0Cb0, Y1Cr0, Y2Cb2, Y3Cr2, Y4Cb4, Y5Cr4, ...) - 8-bit RGB888 or 8-bit YCrCb888 serial (1 color per clock input; 3 clocks per displayed pixel) - On an 8 wire interface - 8-bit YCrCb 4:2:2 serial (1 color per clock input; 2 clocks per displayed pixel) - On an 8 wire interface PDATA Bus – Parallel Interface Bit Mapping Modes shows the required PDATA(23:0) bus mapping for these six data transfer formats. ### 7.2.2.1 PDATA Bus - Parallel Interface Bit Mapping Modes Figure 10. RGB-888 / YCrCb-888 I/O Mapping Figure 11. RGB-666 / YCrCb-666 I/O Mapping Figure 12. RGB-565 / YCrCb-565 I/O Mapping Figure 13. 16-Bit YCrCb-880 I/O Mapping Figure 14. 8-Bit RGB-888 or YCrCb-888 I/O Mapping Figure 15. 8-Bit Serial YCrCb-422 I/O Mapping ### 7.2.2.2 DSI Interface - Supported Data Transfer Formats - 24-bit RGB888 each pixel using 3 bytes (DSI Data Type = 0x3E) - 18-bit RGB666 packed (DSI Data Type = 0x1E) - 18-bit RGB666 loosely packed into 3 bytes (DSI Data Type = 0x2E) - 16-bit RGB565 each pixel using 2 bytes (DSI Data Type = 0x0E) - 16-bit 4:2:2 YCbCr packed (DSI Data Type = 0x2C) # 8 Detailed Description #### 8.1 Overview The DLPC343x is the display controller for the DLP2010 (.2 WVGA) DMD. DLPC343x is part of the chipset comprising DLPC343x controller, DLP2010 (.2 WVGA) DMD, and DLPA2000 PMIC/LED driver. All three components of the chipset must be used in conjunction with each other for reliable operation of the DLP2010 (.2 WVGA) DMD. The DLPC343x display controller provides interfaces and data/image processing functions that are optimized for small form factor and power-constrained display applications. Applications include projection within cell phones, camera, camcorders and tablets, pico projectors, wearable displays, and digital signage. Standalone projectors must include a separate front-end chip to interface to the outside world (for example, video decoder, HDMI receiver, triple ADC, or USB I/F chip). ### 8.2 Functional Block Diagram ### 8.3 Feature Description ### 8.3.1 Interface Timing Requirements This section defines the timing requirements for the external interfaces for the DLPC343x ASIC. #### 8.3.1.1 Parallel Interface The parallel interface complies with standard graphics interface protocol, which includes a vertical sync signal (VSYNC\_WE), horizontal sync signal (HSYNC\_CS), optional data valid signal (DATAEN\_CMD), a 24-bit data bus (PDATA), and a pixel clock (PCLK). The polarity of both syncs and the active edge of the clock are programmable. Figure 4 shows the relationship of these signals. The data valid signal (DATAEN\_CMD) is optional in that the DLPC343x provides auto-framing parameters that can be programmed to define the data valid window based on pixel and line counting relative to the horizontal and vertical syncs. In addition to these standard signals, an optional side-band signal (PDM\_CVS\_TE) is available, which allows periodic frame updates to be stopped without losing the displayed image. When PDM\_CVS\_TE is active, it acts as a data mask and does not allow the source image to be propagated to the display. A programmable PDM polarity parameter determines if it is active high or active low. This parameter defaults to make PDM\_CVS\_TE active high; if this function is not desired, then it should be tied to a logic low on the PCB. PDM\_CVS\_TE is restricted to change only during vertical blanking. #### NOTE VSYNC\_WE must remain active at all times (in lock-to-VSYNC mode) or the display sequencer will stop and cause the LEDs to be turned off. ### 8.3.1.2 Display Serial Interface DSI The DPP343x input interface supports the industry standard DSI Type-3 LVDS video interface up to 4-lanes. DSI is a source synchronous, high speed, low power, low cost physical layer. The DSI-PHY unit is responsible for the reception of data in High speed (HS) or reception / transmission of data in Low Power (LP) mode for Unidirectional Data Lanes. Point-to-point lane interconnect can be used for either data or clock signal transmission. The high speed receiver is a differential line receiver while the low-power receiver is an unterminated, single-ended receiver circuit Figure 16 shows a single lane module with PPI Interface. For a given frame rate, the DSI High-Speed (HS) clock frequency must be fixed. If a different DSI clock rate is ever needed to support another frame rate, I2C command "Write DSI Parameters (BDh)" must be sent to tell the DLPC3430 the new DSI clock frequency. - Compliant with DSI-MIPI specification for Display Serial Interface (V 1.02.00)<sup>(1)</sup> - Compliant with D-PHY standard MIPI Specification (V 1.0) - MIPI DSI Type 3 architecture - Supports display resolutions from 320x200 to 1280x800 - Supports video mode (command mode not supported) - Commands sent over I2C (MIPI DCS commands sent over DSI not supported) - Supports multiple packets per transmission - Supports trigger messages in the forward direction. - Data lanes configurable from one to four channels - EOT (End of Transfer) command is supported and must be enabled. - CRC and ECC (Error Correction Code) for header supported. CRC and ECC can be disabled. - Checksum for long packets with error reporting (but no ECC) - · Supports one virtual channel for video mode - Supports Burst Mode - Supports Non-Burst w/ Sync Pulses and w/ Sync Event - BTA (Bus Turn-Around) mode not supported and must be disabled in the DSI host processor - DSI is available for the DLPC3430 only. DSI is not available for the DLPC3435. - LP (Low Power) mode supported (during V blanking and sync but not between pixel lines) - (1) Except for those items noted in the DSI Host Timing Requirements Figure 16. DSI - High Level View The differential DSI Clock lane (DCLKN:DCLKP) must be in the LP11 (Idle) state upon the de-assertion of RESETZ (i.e. zero-to-one transition) and must remain in this state for a minimum of 100 usec thereafter to ensure proper DSI initialization. Differential Data lane '0' (DDON:DD0P) is required for DSI operation with the remaining 3 data lanes being optional / implementation specific as needed. The state of GPIO (2:1) pins upon the de-assertion of RESETZ (i.e. a zero-to-one transition) will determine the number of DSI data lanes that will be enabled for both LP and HS bus operation. #### 8.3.2 Serial Flash Interface DLPC343x uses an external SPI serial flash memory device for configuration support. The minimum required size is dependent on the desired minimum number of sequences, CMT tables, and splash options while the maximum supported is 16 Mb. For access to flash, the DLPC343x uses a single SPI interface operating at a programmable frequency complying to industry standard SPI flash protocol. The programmable SPI frequency is defined to be equal to 180 MHz/N, where N is a programmable value between 5 to 127 providing a range from 36.0 to 1.41732 MHz. Note that this results in a relatively large frequency step size in the upper range (for example, 36 MHz, 30 MHz, 25.7 MHz, 22.5 MHz, and so forth) and thus this must be taken into account when choosing a flash device. The DLPC343x supports two independent SPI chip selects; however, the flash must be connected to SPI chip select zero (SPI0\_CSZ0) because the boot routine is only executed from the device connected to chip select zero (SPI0\_CSZ0). The boot routine uploads program code from flash to program memory, then transfers control to an auto-initialization routine within program memory. The DLPC343x asserts the HOST\_IRQ output signal high while auto-initialization is in progress, then drives it low to signal its completion to the host processor. Only after auto-initialization is complete will the DLPC343x be ready to receive commands through I<sup>2</sup>C. The DLPC343x should support any flash device that is compatible with the modes of operation, features, and performance as defined in Table 5 and Table 6. **FEATURE DLPC343x REQUIREMENT** SPI interface width Single SPI protocol SPI mode 0 Fast READ addressing Auto-incrementing Programming mode Page mode Page size 256 B Sector size 4 KB sector Block size any Block protection bits 0 = DisabledStatus register bit(0) Write in progress (WIP) {also called flash busy} Status register bit(1) Write enable latch (WEN) A value of 0 disables programming protection Status register bits(6:2) Status register bit(7) Status register write protect (SRWP) The DLPC343x only supports single-byte status register R/W command execution, and thus may not be Status register bits(15:8) compatible with flash devices that contain an expansion status byte. However, as long as expansion status (that is expansion status byte) byte is considered optional in the byte 3 position and any write protection control in this expansion status Table 5. SPI Flash Required Features or Modes of Operation To support flash devices with program protection defaults of either enabled or disabled, the DLPC343x always assumes the device default is enabled and goes through the process of disabling protection as part of the bootup process. This process consists of: byte defaults to unprotected, then the device should be compatible with DLPC343x. - A write enable (WREN) instruction executed to request write enable, followed by - A read status register (RDSR) instruction is then executed (repeatedly as needed) to poll the write enable latch (WEL) bit - After the write enable latch (WEL) bit is set, a write status register (WRSR) instruction is executed that writes 0 to all 8-bits (this disables all programming protection) Prior to each program or erase instruction, the DLPC343x issues: - A write enable (WREN) instruction to request write enable, followed by - A read status register (RDSR) instruction (repeated as needed) to poll the write enable latch (WEL) bit - After the write enable latch (WEL) bit is set, the program or erase instruction is executed - Note the flash automatically clears the write enable status after each program and erase instruction The specific instruction OpCode and timing compatibility requirements are listed in Table 6 and Table 7. Note however that DLPC343x does not read the flash's electronic signature ID and thus cannot automatically adapt protocol and clock rate based on the ID. Table 6. SPI Flash Instruction OpCode and Access Profile Compatibility Requirements | SPI FLASH COMMAND | FIRST BYTE<br>(OPCODE) | SECOND<br>BYTE | THIRD BYTE | FOURTH BYTE | FIFTH BYTE | SIXTH BYTE | |----------------------|------------------------|----------------|------------|-------------|------------------------|------------------------| | Fast READ (1 Output) | 0x0B | ADDRS(0) | ADDRS(1) | ADDRS(2) | dummy | DATA(0) <sup>(1)</sup> | | Read status | 0x05 | n/a | n/a | STATUS(0) | | | | Write status | 0x01 | STATUS(0) | (2) | | | | | Write enable | 0x06 | | | | | | | Page program | 0x02 | ADDRS(0) | ADDRS(1) | ADDRS(2) | DATA(0) <sup>(1)</sup> | | | Sector erase (4KB) | 0x20 | ADDRS(0) | ADDRS(1) | ADDRS(2) | | | | Chip erase | 0xC7 | | | | | | <sup>(1)</sup> Only the first data byte is show, data continues The specific and timing compatibility requirements for a DLPC343x compatible flash are listed in Table 7 and Table 8. Table 7. SPI Flash Key Timing Parameter Compatibility Requirements (1)(2) | SPI FLASH TIMING PARAMETER | SYMBOL | ALTERNATE SYMBOL | MIN | MAX | UNIT | |---------------------------------------------------------------|-------------------|------------------|-------|------|------| | Access frequency (all commands) | FR | f <sub>C</sub> | ≤1.42 | | MHz | | Chip select high time (also called chip select deselect time) | t <sub>SHSL</sub> | t <sub>СSH</sub> | ≤200 | | ns | | Output hold time | t <sub>CLQX</sub> | t <sub>HO</sub> | ≥0 | | ns | | Clock low to output valid time | t <sub>CLQV</sub> | t <sub>V</sub> | | ≤ 11 | ns | | Data in set-up time | t <sub>DVCH</sub> | t <sub>DSU</sub> | ≤5 | | ns | | Data in hold time | t <sub>CHDX</sub> | t <sub>DH</sub> | ≤5 | | ns | <sup>(1)</sup> The timing values are related to the specification of the flash device itself, not the DLPC343x. The DLPC343x supports 1.8-, 2.5-, or 3.3-V serial flash devices. To do so, VCC\_FLSH must be supplied with the corresponding voltage. Table 8 contains a list of 1.8-, 2.5-, and 3.3-V compatible SPI serial flash devices supported by DLPC343x. Table 8. DLPC343x Compatible SPI Flash Device Options (1) (2) | | | • | • | | | | | | |----------------------------------|--------------|----------|-------------------|----------------------|--|--|--|--| | DVT <sup>(3)</sup> | DENSITY (Mb) | VENDOR | PART NUMBER | PACKAGE SIZE | | | | | | 1.8-V COMPATIBLE DEVICES | | | | | | | | | | Yes | 4 Mb | Winbond | W25Q40BWUXIG | 2 × 3 mm USON | | | | | | Yes | 4 Mb | Macronix | MX25U4033EBAI-12G | 1.43 × 1.94 mm WLCSP | | | | | | Yes | 8 Mb | Macronix | MX25U8033EBAI-12G | 1.68 × 1.99 mm WLCSP | | | | | | 2.5- OR 3.3-V COMPATIBLE DEVICES | | | | | | | | | | Yes | 16 Mb | Winbond | W25Q16CLZPIG | 5 × 6 mm WSON | | | | | <sup>(1)</sup> The flash supply voltage must match VCC\_FLSH on the DLPC343x. Special attention needs to be paid when ordering devices to be sure the desired supply voltage is attained as multiple voltage options are often available under the same base part number. <sup>(2)</sup> DLPC343x does not support access to a second/ expansion Write Status byte <sup>(2)</sup> The DLPČ343x does not drive the HOLD or WP (active low write protect) pins on the flash device, and thus these pins should be tied to a logic high on the PCB through an external pullup. <sup>(2)</sup> Beware when considering Numonyx (Micron) serial flash devices as they typically do not have the 4KB sector size needed to be DLPC343x compatible. <sup>(3)</sup> All of these flash devices appear compatible with the DLPC343x, but only those marked with yes in the DVT column have been validated on the EVM3430 reference design. Those marked with no can be used at the ODM's own risk. ### 8.3.3 Serial Flash Programming Note that the flash can be programmed through the DLPC343x over I<sup>2</sup>C or by driving the SPI pins of the flash directly while the DLPC343x I/O are tri-stated. SPI0\_CLK, SPI0\_DOUT, and SPI0\_CSZ0 I/O can be tri-stated by holding RESETZ in a logic low state while power is applied to the DLPC343x. Note that SPI0\_CSZ1 is not tri-stated by this same action. #### 8.3.4 SPI Signal Routing The DLPC343x is designed to support two SPI slave devices on the SPI0 interface, specifically, a serial flash and the DLPA2000. This requires routing associated SPI signals to two locations while attempting to operate up to 36 MHz. Take special care to ensure that reflections do not compromise signal integrity. To this end, the following recommendations are provided: - The SPI0\_CLK PCB signal trace from the DLPC343x source to each slave device should be split into separate routes as close to the DLPC343x as possible. In addition, the SPI0\_CLK trace length to each device should be equal in total length. - The SPI0\_DOUT PCB signal trace from the DLPC343x source to each slave device should be split into separate routes as close to the DLPC343x as possible. In addition, the SPI0\_DOUT trace length to each device should be equal in total length(use the same strategy as SPI0\_CLK). - The SPI0\_DIN PCB signal trace from each slave device to the point where they intersect on their way back to the DLPC343x should be made equal in length and as short as possible. They should then share a common trace back to the DLPC343x. - SPI0\_CSZ0 and SPI0\_CSZ1 need no special treatment because they are dedicated signals which drive only one device. #### 8.3.5 I<sup>2</sup>C Interface Performance Both DLPC343x $I^2C$ interface ports support 100-kHz baud rate. By definition, $I^2C$ transactions operate at the speed of the slowest device on the bus, thus there is no requirement to match the speed grade of all devices in the system. ### 8.3.6 Content-Adaptive Illumination Control Content-adaptive illumination control (CAIC) is an image processing algorithm that takes advantage of the fact that in common real-world image content most pixels in the images are well below full scale for the for the R, G, and B digital channels being input to the DLPC343x. As a result of this the average picture level (APL) for the overall image is also well below full scale, and the system's dynamic range for the collective set of pixel values is not fully utilized. CAIC takes advantage of this headroom between the source image APL and the top of the available dynamic range of the display system. CAIC evaluates images frame by frame and derives three unique digital gains, one for each of the R, G, and B color channels. During CAIC image processing, each gain is applied to all pixels in the associated color channel. CAIC derives each color channel's gain that is applied to all pixels in that channel so that the pixels as a group collectively shift upward and as close to full scale as possible. To prevent any image quality degradation, the gains are set at the point where just a few pixels in each color channel are clipped. Figure 17 and Figure 18 show an example of the application of CAIC for one color channel. Figure 17. Input Pixels Example Figure 18. Displayed Pixels After CAIC Processing Figure 18 shows the gain that is applied to a color processing channel inside the DLPC343x. CAIC will also adjust the power for the R, G, and B LED. For each color channel of an individual frame, CAIC will intelligently determine the optimal combination of digital gain and LED power. The decision regarding how much digital gain to apply to a color channel and how much to adjust the LED power for that color is heavily influenced by the software command settings sent to the DLPC343x for configuring CAIC. As CAIC applies a digital gain to each color channel independently, and adjusts each LED's power independently, CAIC also makes sure that the resulting color balance in the final image matches the target color balance for the projector system. Thus, the effective displayed white point of images is held constant by CAIC from frame to frame. Since the R, G, and B channels can be gained up by CAIC inside the DLPC343x, the LED power can be turned down for any color channel until the brightness of the color on the screen is unchanged. Thus, CAIC can achieve an overall LED power reduction while maintaining the same overall image brightness as if CAIC was not used. Figure 19 shows an example of LED power reduction by CAIC for an image where the R and B LEDs can be turned down in power. Submit Documentation Feedback Copyright © 2014–2016, Texas Instruments Incorporated CAIC can alternatively be used to increase the overall brightness of an image while holding the total power for all LEDs constant. In summary, when CAIC is enabled CAIC can operate in one of two distinct modes: - Power Reduction Mode holds overall image brightness constant while reducing LED power - Enhanced Brightness Mode holds overall LED power constant while enhancing image brightness Figure 19. CAIC Power Reduction Mode (for Constant Brightness) ## 8.3.7 Local Area Brightness Boost Local area brightness boost (LABB), is an image processing algorithm that adaptively gains up regions of an image that are dim relative to the average picture level. Some regions of the image will have significant gain applied, and some regions will have little or no gain applied. LABB evaluates images frame by frame and derives the local area gains to be used uniquely for each image. Since many images have a net overall boost in gain even if some parts of the image get no gain, the overall perceived brightness of the image is boosted. Figure 20 shows a split screen example of the impact of the LABB algorithm for an image that includes dark areas. Figure 20. Boosting Brightness in Local Areas of an Image LABB works best when the decision about the strength of gains used is determined by ambient light conditions. For this reason, there is an option to add an ambient light sensor which can be read by the DLPC343x during each frame. Based on the sensor readings, LABB will apply higher gains for bright rooms to help overcome any washing out of images. LABB will apply lower gains in dark rooms to prevent over-punching of images. Copyright © 2014–2016, Texas Instruments Incorporated #### 8.3.8 3-D Glasses Operation For supporting 3D glasses, the DLPC343x -based chip set outputs sync information to synchronize the Left eye/Right eye shuttering in the glasses with the displayed DMD image frames. Two different types of glasses are often used to achieve synchronization. One relies on an IR transmitter on the system PCB to send an IR sync signal to an IR receiver in the glasses. In this case DLPC343x output signal GPIO\_04 can be used to cause the IR transmitter to send an IR sync signal to the glasses. The timing for signal GPIO\_04 is shown in Figure 9. The second type of glasses relies on sync information that is encoded into the light being outputted from the projection lens. This is referred to as the DLP Link approach for 3D, and many 3D glasses from different suppliers have been built using this method. This demonstrates that the DLP Link method can work reliable. The advantage of the DLP Link approach is that it takes advantage of existing projector hardware to transmit the sync information to the glasses. This can save cost, size and power in the projector. For generating the DLP Link sync information, one light pulse per DMD frame is outputted from the projection lens while the glasses have both shutters closed. To achieve this, the DLPC343x will tell the DLPA2000 or DLPA2005 when to turn on the illumination source (typically LEDs or lasers) so that an encoded light pulse is output once per DMD frame. Since the shutters in the glasses are both off when the DLP Link pulse is sent, the projector illumination source will also be off except for the when light is sent to create the DLP Link pulse. The timing for the light pulses for DLP Link 3D operation is shown in Figure 21 and Figure 22. Figure 21. DLPC343x L/R Frame and Signal Timing Submit Documentation Feedback Copyright © 2014–2016, Texas Instruments Incorporated NOTE: The period between DLPLink pulses alternates between the subframe period =D and the subframe period -D, where D is the delta period. Figure 22. 3D DLP Link Pulse Timing ### 8.3.9 DMD (Sub-LVDS) Interface The DLPC343x ASIC DMD interface consists of a HS 1.8-V sub-LVDS output only interface with a maximum clock speed of 600-MHz DDR and a LS SDR (1.8-V LVCMOS) interface with a fixed clock speed of 120 MHz. The DLPC343x sub-LVDS interface supports a number of DMD display sizes, and as a function of resolution, not all output data lanes are needed as DMD display resolutions decrease in size. With internal software selection, the DLPC343x also supports a limited number of DMD interface swap configurations that can help board layout by remapping specific combinations of DMD interface lines to other DMD interface lines as needed. Table 9 shows the four options available for the DLP2010 (.2 WVGA) DMD specifically. Any unused DMD signal pairs should be left unconnected on the final board design. Table 9. DLP2010 (.2 WVGA) DMD - ASIC to 4-Lane DMD Pin Mapping Options | | DLPC343x ASIC 4 LANE | DMD ROUTING OPTIONS | | | |-------------------|----------------------|---------------------|-------------------|----------------| | OPTION 1 | OPTION 2 | OPTION 3 | OPTION 4 | DMD PINS | | Swap Control = x0 | Swap Control = x2 | Swap Control = x1 | Swap Control = x3 | | | HS_WDATA_D_P | HS_WDATA_E_P | HS_WDATA_H_P | HS_WDATA_A_P | Input DATA_p_0 | | HS_WDATA_D_N | HS_WDATA_E_N | HS_WDATA_H_N | HS_WDATA_A_N | Input DATA_n_0 | | HS_WDATA_C_P | HS_WDATA_F_P | HS_WDATA_G_P | HS_WDATA_B_P | Input DATA_p_1 | | HS_WDATA_C_N | HS_WDATA_F_N | HS_WDATA_G_N | HS_WDATA_B_N | Input DATA_n_1 | | HS_WDATA_F_P | HS_WDATA_C_P | HS_WDATA_B_P | HS_WDATA_G_P | Input DATA_p_2 | | HS_WDATA_F_N | HS_WDATA_C_N | HS_WDATA_B_N | HS_WDATA_G_N | Input DATA_n_2 | | HS_WDATA_E_P | HS_WDATA_D_P | HS_WDATA_A_P | HS_WDATA_H_P | Input DATA_p_3 | | HS_WDATA_E_N | HS_WDATA_D_N | HS_WDATA_A_N | HS_WDATA_H_N | Input DATA_n_3 | Figure 23. DLP2010 (.2 WVGA) DMD Interface Example (Mapping Option 1 Shown) ## 8.3.10 DLPC343x System Design Consideration – Application Notes System power regulation: It is acceptable for VDD\_PLLD and VDD\_PLLM to be derived from the same regulator as the core VDD, but to minimize the AC noise component they should be filtered as recommended in the PCB Layout Guidelines for Internal ASIC PLL Power. ## 8.3.11 Calibration and Debug Support The DLPC343x contains a test point output port, TSTPT\_(7:0), which provides selected system calibration support as well as ASIC debug support. These test points are inputs while reset is applied and switch to outputs when reset is released. The state of these signals is sampled upon the release of system reset and the captured value configures the test mode until the next time reset is applied. Each test point includes an internal pulldown resistor, thus external pullups must be used to modify the default test configuration. The default configuration (x000) corresponds to the TSTPT\_(7:0) outputs remaining tri-stated to reduce switching activity during normal operation. For maximum flexibility, an option to jumper to an external pullup is recommended for TSTPT\_(2:0). Pullups on TSTPT\_(6:3) are used to configure the ASIC for a specific mode or option. TI does not recommend adding pullups to TSTPT\_(7:3) because this has adverse affects for normal operation. This external pullup is only sampled upon a 0-to-1 transition on the RESETZ input, thus changing their configuration after reset is released will not have any effect until the next time reset is asserted and released. Table 10 defines the test mode selection for one programmable scenario defined by TSTPT(2:0). NO SWITCHING ACTIVITY **CLOCK DEBUG OUTPUT TSTPT(2:0) CAPTURE VALUE** x010 x000 HI-Z 60 MHz TSTPT(0) HI-Z 30 MHz TSTPT(1) TSTPT(2) HI-Z 0.7 to 22.5MHz TSTPT(3) HI-Z HIGH HI-Z LOW TSTPT(4) HI-Z HIGH TSTPT(5) HI-Z HIGH TSTPT(6) HI-Z TSTPT(7) 7.5 MHz Table 10. Test Mode Selection Scenario Defined by TSTPT(2:0)(1) #### 8.3.12 DMD Interface Considerations The sub-LVDS HS interface waveform quality and timing on the DLPC343x ASIC is dependent on the total length of the interconnect system, the spacing between traces, the characteristic impedance, etch losses, and how well matched the lengths are across the interface. Thus, ensuring positive timing margin requires attention to many factors. As an example, DMD interface system timing margin can be calculated as follows: Setup Margin = (DLPC343x output setup) – (DMD input setup) – (PCB routing mismatch) – (PCB SI degradation) (1) Hold-time Margin = (DLPC343x output hold) – (DMD input hold) – (PCB routing mismatch) – (PCB SI degradation) where PCB SI degradation is signal integrity degradation due to PCB affects which includes such things as Simultaneously Switching Output (SSO) noise, cross-talk and Inter-symbol Interference (ISI) noise. (2) DLPC343x I/O timing parameters as well as DMD I/O timing parameters can be found in their corresponding data sheets. Similarly, PCB routing mismatch can be budgeted and met through controlled PCB routing. However, PCB SI degradation is a more complicated adjustment. In an attempt to minimize the signal integrity analysis that would otherwise be required, the following PCB design guidelines are provided as a reference of an interconnect system that will satisfy both waveform quality and timing requirements (accounting for both PCB routing mismatch and PCB SI degradation). Variation from these recommendations may also work, but should be confirmed with PCB signal integrity analysis or lab measurements. <sup>(1)</sup> These are only the default output selections. Software can reprogram the selection at any time. DMD\_HS Differential Signals DMD\_LS Signals Figure 24. DMD Interface Board Stack-Up Details ## 8.4 Device Functional Modes DLPC343x has two functional modes (ON/OFF) controlled by a single pin PROJ\_ON: - When pin PROJ\_ON is set high, the projector automatically powers up and an image is projected from the DMD. - When pin PROJ\_ON is set low, the projector automatically powers down and only microwatts of power are consumed. Product Folder Links: DLPC3430 DLPC3435 ## 9 Application and Implementation #### NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. ## 9.1 Application Information The DLPC343x controller requires to be coupled with DLP2010 DMD to provide a reliable display solution for many data and video display applications. The DMDs are spatial light modulators which reflect incoming light from an illumination source to one of two directions, with the primary direction being into a projection or collection optic. Each application is derived primarily from the optical architecture of the system and the format of the data coming into the DLPC343x. Applications of interest include projection embedded in display devices like smart phones, tablets, cameras, and camcorders. Other applications include wearable (near-eye) displays, battery powered mobile accessory, interactive display, low latency gaming display, and digital signage. ## 9.2 Typical Application A common application when using DLPC343x controller with DLP2010 DMD and DLPA2000 PMIC/LED driver is for creating a Pico projector embedded in a handheld product. For example, a Pico projector may be embedded in a smart phone, a tablet, a camera, or camcorder. The DLPC343x in the Pico projector embedded module typically receives images from a host processor within the product. ## **Typical Application (continued)** ### 9.2.1 Design Requirements A Pico projector is created by using a DLP chipset comprised of DLP2010 (.2 WVGA) DMD, DLPC343x controller and DLPA2000 PMIC/LED driver. The DLPC343x does the digital image processing, the DLPA2000 provides the needed analog functions for the projector, and DMD is the display device for producing the projected image. In addition to the three DLP chips in the chipset, other chips may be needed. At a minimum a flash part is needed to store the software and firmware to control the DLPC343x. The illumination light that is applied to the DMD is typically from red, green, and blue LEDs. These are often contained in three separate packages, but sometimes more than one color of LED die may be in the same package to reduce the overall size of the pico-projector. For connecting the DLPC343x to the host processing for receiving images, parallel interface is used. I<sup>2</sup>C should be connected to the host processor for sending commands to the DLPC3430. The only power supplies needed external to the projector are the battery (SYSPWR) and a regulated 1.8-V supply. The entire pico-projector can be turned on and off by using a single signal called PROJ\_ON. When PROJ\_ON is high, the projector turns on and begins displaying images. When PROJ\_ON is set low, the projector turns off and draws just microamps of current on SYSPWR. When PROJ\_ON is set low, the 1.8V supply can continue to be left at 1.8 V and used by other non-projector sections of the product. If PROJ\_ON is low, the DLPA2000 will not draw current on the 1.8-V supply. ### 9.2.2 Detailed Design Procedure For connecting together the DLP2010 (.2 WVGA) DMD, DLPC343x controller and DLPA2000 PMIC/LED Driver see the reference design schematic. When a circuit board layout is created from this schematic a very small circuit board is possible. An example small board layout is included in the reference design data base. Follow the layout guidelines to achieve a reliable projector. The optical engine that has the LED packages and the DMD mounted to it is typically supplied by an optical OEM who specializes in designing optics for DLP projectors. #### 9.2.3 Application Curve As the LED currents that are driven time-sequentially through the red, green, and blue LEDs are increased, the brightness of the projector increases. This increase is somewhat non-linear, and the curve for typical white screen lumens changes with LED currents is shown in Figure 25. For the LED currents shown, it is assumed that the same current amplitude is applied to the red, green, and blue LEDs. Figure 25. Luminance vs Current ## 10 Power Supply Recommendations ## 10.1 System Power-Up and Power-Down Sequence Although the DLPC343x requires an array of power supply voltages, (for example, VDD, VDDLP12, VDD\_PLLM/D, VCC18, VCC\_FLSH, VCC\_INTF), if VDDLP12 is tied to the 1.1-V VDD supply (which is assumed to be the typical configuration), then there are no restrictions regarding the relative order of power supply sequencing to avoid damaging the DLPC343x. (This is true for both power-up and power-down scenarios). Similarly, there is no minimum time between powering-up or powering-down the different supplies if VDDLP12 is tied to the 1.1-V VDD supply. If however VDDLP12 is not tied to the VDD supply, then VDDLP12 must be powered-on after the VDD supply is powered-on, and powered-off before the VDD supply is powered-off. In addition, if VDDLP12 is not tied to VDD, then VDDLP12 and VDD supplies should be powered on or powered off within 100 ms of each other. Although there is no risk of damaging the DLPC343x if the above power sequencing rules are followed, the following additional power sequencing recommendations must be considered to ensure proper system operation. - To ensure that DLPC343x output signal states behave as expected, all DLPC343x I/O supplies should remain applied while VDD core power is applied. If VDD core power is removed while the I/O supply (VCC\_INTF) is applied, then the output signal state associated with the inactive I/O supply will go to a high impedance state. - Additional power sequencing rules may exist for devices that share the supplies with the DLPC343x, and thus these devices may force additional system power sequencing requirements. Note that when VDD core power is applied, but I/O power is not applied, additional leakage current may be drawn. This added leakage does not affect normal DLPC343x operation or reliability. Figure 26 and Figure 27 show the DLPC343x power-up and power-down sequence for both the normal PARK and fast PARK operations of the DLPC343x ASIC. ## System Power-Up and Power-Down Sequence (continued) Figure 26. DLPC343x Power-Up / PROJ\_ON = 0 Initiated Normal PARK and Power-Down ## System Power-Up and Power-Down Sequence (continued) Figure 27. DLPC343x Power-Up / PARKZ = 0 Initiated Fast PARK and Power-Down ## 10.2 DLPC343x Power-Up Initialization Sequence It is assumed that an external power monitor will hold the DLPC343x in system reset during power-up. It must do this by driving RESETZ to a logic low state. It should continue to assert system reset until all ASIC voltages have reached minimum specified voltage levels, PARKZ is asserted high, and input clocks are stable. During this time, most ASIC outputs will be driven to an inactive state and all bidirectional signals will be configured as inputs to avoid contention. ASIC outputs that are not driven to an inactive state are tri-stated. These include LED SEL 0, LED\_SEL\_1, SPICLK, SPIDOUT, and SPICSZ0 (see RESETZ pin description for full signal descriptions in Pin Configuration and Functions. After power is stable and the PLL REFCLK I clock input to the DLPC343x is stable, then RESETZ should be deactivated (set to a logic high). The DLPC343x then performs a power-up initialization routine that first locks its PLL followed by loading self configuration data from the external flash. Upon release of RESETZ all DLPC343x I/Os will become active. Immediately following the release of RESETZ. the HOST IRQ signal will be driven high to indicate that the auto initialization routine is in progress. However, since a pullup resistor is connected to signal HOST\_IRQ, this signal will have already gone high before the DLPC343x actively drives it high. Upon completion of the auto-initialization routine, the DLPC343x will drive HOST IRQ low to indicate the initialization done state of the DLPC343x has been reached. Note that the host processor can start sending I<sup>2</sup>C commands after HOST IRQ goes low. ## 10.3 DMD Fast PARK Control (PARKZ) The PARKZ signal is defined to be an early warning signal that should alert the ASIC 32 µs before DC supply voltages have dropped below specifications in fast PARK operation. This allows the ASIC time to park the DMD, ensuring the integrity of future operation. Note that the reference clock should continue to run and RESETZ should remain deactivated for at least 32 µs after PARKZ has been deactivated (set to a logic low) to allow the park operation to complete. ## 10.4 Hot Plug Usage The DLPC343x provides fail-safe I/O on all host interface signals (signals powered by VCC INTF). This allows these inputs to be driven high even when no I/O power is applied. Under this condition, the DLPC343x will not load the input signal nor draw excessive current that could degrade ASIC reliability. For example, the I<sup>2</sup>C bus from the host to other components would not be affected by powering off VCC\_INTF to the DLPC343x. TI recommends weak pullups or pulldowns on signals feeding back to the host to avoid floating inputs. If the I/O supply (VCC INTF) is powered off, but the core supply (VDD) is powered on, then the corresponding input buffer may experience added leakage current, but this does not damage the DLPC343x. ## 10.5 Maximum Signal Transition Time Unless otherwise noted, 10 ns is the maximum recommended 20% to 80% rise or fall time to avoid input buffer oscillation. This applies to all DLPC343x input signals. However, the PARKZ input signal includes an additional small digital filter that ignores any input buffer transitions caused by a slower rise or fall time for up to 150 ns. ## 11 Layout ## 11.1 Layout Guidelines ## 11.1.1 PCB Layout Guidelines for Internal ASIC PLL Power The following guidelines are recommended to achieve desired ASIC performance relative to the internal PLL. The DLPC343x contains 2 internal PLLs which have dedicated analog supplies (VDD\_PLLM , VSS\_PLLM, VDD\_PLLD, VSS\_PLLD). As a minimum, VDD\_PLLx power and VSS\_PLLx ground pins should be isolated using a simple passive filter consisting of two series Ferrites and two shunt capacitors (to widen the spectrum of noise absorption). It's recommended that one capacitor be a 0.1-µF capacitor and the other be a 0.01-µF capacitor. All four components should be placed as close to the ASIC as possible but it's especially important to keep the leads of the high frequency capacitors as short as possible. Note that both capacitors should be connected across VDD\_PLLM and VSS\_PLLM / VDD\_PLLD and VSS\_PLLD respectfully on the ASIC side of the Ferrites. For the ferrite beads used, their respective characteristics should be as follows: - DC resistance less than 0.40 $\Omega$ - Impedance at 10 MHz equal to or greater than 180 $\Omega$ - Impedance at 100 MHz equal to or greater than 600 $\Omega$ The PCB layout is critical to PLL performance. It is vital that the quiet ground and power are treated like analog signals. Therefore, VDD\_PLLM and VDD\_PLLD must be a single trace from the DLPC343x to both capacitors and then through the series ferrites to the power source. The power and ground traces should be as short as possible, parallel to each other, and as close as possible to each other. Figure 28. PLL Filter Layout ## **Layout Guidelines (continued)** #### 11.1.2 DLPC343x Reference Clock The DLPC343x requires an external reference clock to feed its internal PLL. A crystal or oscillator can supply this reference. For flexibility, the DLPC343x accepts either of two reference clock frequencies (see Table 12), but both must have a maximum frequency variation of ±200 ppm (including aging, temperature, and trim component variation). When a crystal is used, several discrete components are also required as shown in Figure 29. - A. $C_L = Crystal load capacitance (farads)$ - B. $C_{L1} = 2 \times (CL Cstray_pll_refclk_i)$ - C. $C_{L2} = 2 \times (CL Cstray_pll_refclk_o)$ - D. Where: - Cstray\_pll\_refclk\_i = Sum of package and PCB stray capacitance at the crystal pin associated with the ASIC pin pll refclk i. - Cstray\_pll\_refclk\_o = Sum of package and PCB stray capacitance at the crystal pin associated with the ASIC pin pll\_refclk\_o. Figure 29. Required Discrete Components ## 11.1.2.1 Recommended Crystal Oscillator Configuration **Table 11. Crystal Port Characteristics** | PARAMETER | NOM | UNIT | |---------------------------------|-----|------| | PLL_REFCLK_I TO GND capacitance | 1.5 | pF | | PLL_REFCLK_O TO GND capacitance | 1.5 | pF | Table 12. Recommended Crystal Configuration (1)(2) | | J | | |-------------------------------------------------------------------------------------------|-----------------------------------------------------------|------| | PARAMETER | RECOMMENDED | UNIT | | Crystal circuit configuration | Parallel resonant | | | Crystal type | Fundamental (first harmonic) | | | Crystal nominal frequency | 24 | MHz | | Crystal frequency tolerance (including accuracy, temperature, aging and trim sensitivity) | ±200 | PPM | | Maximum startup time | 1.0 | ms | | Crystal equivalent series resistance (ESR) | 120 max | Ω | | Crystal load | 6 | pF | | RS drive resistor (nominal) | 100 | Ω | | RFB feedback resistor (nominal) | 1 | MΩ | | CL1 external crystal load capacitor | See equation in Figure 29 notes | pF | | CL2 external crystal load capacitor | See equation in Figure 29 notes | pF | | PCB layout | A ground isolation ring around the crystal is recommended | | (1) Temperature range of -30°C to +85°C (2) The crystal bias is determined by the ASIC's VCC\_INTF voltage rail, which is variable (not the VCC18 rail). If an external oscillator is used, then the oscillator output must drive the PLL\_REFCLK\_I pin on the DLPC343x ASIC and the PLL\_REFCLK\_O pins should be left unconnected. Table 13. DLPC343x Recommended Crystal Parts (1)(2)(3) | PASSED<br>DVT | MANUFACTURER | PART NUMBER | SPEED | TEMPERATURE AND AGING | ESR | LOAD<br>CAPACITANCE | |---------------|--------------|--------------------------------|--------|-----------------------|-----------|---------------------| | Yes | KDS | DSX211G-24.000M-8pF-50-50 | 24 MHz | ±50 ppm | 120-Ω max | 8 pF | | Yes | Murata | XRCGB24M000F0L11R0 | 24 MHz | ±100 ppm | 120-Ω max | 6 pF | | Yes | NDK | NX2016SA 24M<br>EXS00A-CS05733 | 24 MHz | ±145 ppm | 120-Ω max | 6 pF | - (1) These crystal devices appear compatible with the DLPC343x, but only those marked with yes in the DVT column have been validated. - (2) Crystal package sizes: 2.0 x 1.6 mm for all crystals - (3) Operating temperature range: –30°C to +85°C for all crystals ## 11.1.2.2 PCB Layout Guidelines for DSI Interface The DSI LVDS interface should follow the following PCB layout guidelines to ensure proper DSI operation - The differential clock and data lines should be routed to match 50 Ohm single-ended and 100 Ohm differential impedance. - The length of dp and dn should be matched, or if that is not possible, dp should be slightly longer than dn (delta delay not to exceed 8-10ps), especially for the clock-lane. This is to prevent propagation on the clock lane during HS-> LP transition. - No thru-hole VIAS permitted on High Speed Traces. - · Route preferably on top or bottom layers - · Must have a ground reference plane. - Avoid power plane transitions in upper or lower layers. - Avoid using larger than 0402 SMS resistors if required. If 0402 resistors are used in the traces then the layer below must have a void. - No thru-hole SMA connectors. - · Minimize trace length as possible. - Perform signal integrity simulations to ensure board performance. ### 11.1.3 General PCB Recommendations TI recommends 1-oz. copper planes in the PCB design to achieve needed thermal connectivity. #### 11.1.4 General Handling Guidelines for Unused CMOS-Type Pins To avoid potentially damaging current caused by floating CMOS input-only pins, TI recommends that unused ASIC input pins be tied through a pullup resistor to its associated power supply or a pulldown to ground. For ASIC inputs with an internal pullup or pulldown resistors, it is unnecessary to add an external pullup or pulldown unless specifically recommended. Note that internal pullup and pulldown resistors are weak and should not be expected to drive the external line. The DLPC343x implements very few internal resistors and these are noted in the pin list. When external pullup or pulldown resistors are needed for pins that have built-in weak pullups or pulldowns, use the value $8 \text{ k}\Omega$ (max). Unused output-only pins should never be tied directly to power or ground, but can be left open. When possible, TI recommends that unused bidirectional I/O pins be configured to their output state such that the pin can be left open. If this control is not available and the pins may become an input, then they should be pulled-up (or pulled-down) using an appropriate, dedicated resistor. Copyright © 2014–2016, Texas Instruments Incorporated ## 11.1.5 Maximum Pin-to-Pin, PCB Interconnects Etch Lengths Table 14. Max Pin-to-Pin PCB Interconnect Recommendations (1)(2) | | SIGNAL INTERCONNECT TOPOLOGY | | | | | | | |--------------------------------------|---------------------------------------|--------------------------------------|--------------|--|--|--|--| | DMD BUS SIGNAL | SINGLE BOARD SIGNAL ROUTING<br>LENGTH | MULTI-BOARD SIGNAL ROUTING<br>LENGTH | UNIT | | | | | | DMD_HS_CLK_P<br>DMD_HS_CLK_N | 6.0<br>152.4 | See (3) | inch<br>(mm) | | | | | | DMD_HS_WDATA_A_P<br>DMD_HS_WDATA_A_N | | | | | | | | | DMD_HS_WDATA_B_P<br>DMD_HS_WDATA_B_N | | | | | | | | | DMD_HS_WDATA_C_P<br>DMD_HS_WDATA_C_N | | | | | | | | | DMD_HS_WDATA_D_P<br>DMD_HS_WDATA_D_N | 6.0 | See <sup>(3)</sup> | inch | | | | | | DMD_HS_WDATA_E_P<br>DMD_HS_WDATA_E_N | 152.4 | See W | (mm) | | | | | | DMD_HS_WDATA_F_P<br>DMD_HS_WDATA_F_N | | | | | | | | | DMD_HS_WDATA_G_P<br>DMD_HS_WDATA_G_N | | | | | | | | | DMD_HS_WDATA_H_P<br>DMD_HS_WDATA_H_N | | | | | | | | | DMD_LS_CLK | 6.5<br>165.1 | See (3) | inch<br>(mm) | | | | | | DMD_LS_WDATA | 6.5<br>165.1 | See (3) | inch<br>(mm) | | | | | | DMD_LS_RDATA | 6.5<br>165.1 | See (3) | inch<br>(mm) | | | | | | DMD_DEN_ARSTZ | 7.0<br>177.8 | See (3) | inch<br>(mm) | | | | | Max signal routing length includes escape routing. Multi-board DMD routing length is more restricted due to the impact of the connector. Due to board variations, these are impossible to define. Any board designs should SPICE simulate with the ASIC IBIS models to ensure single routing lengths do not exceed requirements. ## Table 15. High Speed PCB Signal Routing Matching Requirements (1)(2)(3)(4) | | <u> </u> | | • | | |-----------|--------------------------------------|--------------------------|-----------------------------|--------------| | | SIGN | AL GROUP LENGTH MATCHING | | | | INTERFACE | SIGNAL GROUP | REFERENCE SIGNAL | MAX MISMATCH <sup>(5)</sup> | UNIT | | | DMD_HS_WDATA_A_P<br>DMD_HS_WDATA_A_N | | | | | | DMD_HS_WDATA_B_P<br>DMD_HS_WDATA_B_N | | ±0.1<br>(±25.4) | inch<br>(mm) | | | DMD_HS_WDATA_C_P<br>DMD_HS_WDATA_C_N | | | | | DMD | DMD_HS_WDATA_D_P<br>DMD_HS_WDATA_D_N | DMD_HS_CLK_P | | | | DMD | DMD_HS_WDATA_E_P<br>DMD_HS_WDATA_E_N | DMD_HS_CLK_N | | | | | DMD_HS_WDATA_F_P<br>DMD_HS_WDATA_F_N | | | | | | DMD_HS_WDATA_G_P<br>DMD_HS_WDATA_G_N | | | | | | DMD_HS_WDATA_H_P<br>DMD_HS_WDATA_H_N | | | | | DMD | DMD_LS_WDATA<br>DMD_LS_RDATA | DMD_LS_CLK | ±0.2<br>(±5.08) | inch<br>(mm) | | DMD | DMD_DEN_ARSTZ | N/A | N/A | inch<br>(mm) | <sup>(1)</sup> These values apply to PCB routing only. They do not include any internal package routing mismatch associated with the DLPC343x, the DMD - (2) DMD HS data lines are differential, thus these specifications are pair-to-pair. - (3) Training is applied to DMD HS data lines, so defined matching requirements are slightly relaxed. - (4) DMD LS signals are single ended. - (5) Mismatch variance applies to high-speed data pairs. For all high-speed data pairs, the maximum mismatch between pairs should be 1 mm or less. #### 11.1.6 Number of Layer Changes - Single-ended signals: Minimize the number of layer changes - Differential signals: Individual differential pairs can be routed on different layers, but the signals of a given pair should not change layers. #### 11.1.7 Stubs Stubs should be avoided ### 11.1.8 Terminations - No external termination resistors are required on DMD\_HS differential signals. - The DMD\_LS\_CLK and DMD\_LS\_WDATA signal paths should include a 43-Ω series termination resistor located as close as possible to the corresponding ASIC pins. - The DMD\_LS\_RDATA signal path should include a 43-Ω series termination resistor located as close as possible to the corresponding DMD pin. - DMD\_DEN\_ARSTZ does not require a series resistor. ## 11.1.9 Routing Vias - The number of vias on DMD\_HS signals should be minimized and should not exceed two. - Any and all vias on DMD\_HS signals should be located as close to the ASIC as possible. - The number of vias on the DMD\_LS\_CLK and DMD\_LS\_WDATA signals should be minimized and not exceed two. - Any and all vias on the DMD\_LS\_CLK and DMD\_LS\_WDATA signals should be located as close to the ASIC as possible. Copyright © 2014–2016, Texas Instruments Incorporated #### 11.1.10 Thermal Considerations The underlying thermal limitation for the DLPC343x is that the maximum operating junction temperature (T<sub>J</sub>) not be exceeded (this is defined in the *Recommended Operating Conditions*). This temperature is dependent on operating ambient temperature, airflow, PCB design (including the component layout density and the amount of copper used), power dissipation of the DLPC343x, and power dissipation of surrounding components. The DLPC343x's package is designed primarily to extract heat through the power and ground planes of the PCB. Thus, copper content and airflow over the PCB are important factors. The recommended maximum operating ambient temperature ( $T_A$ ) is provided primarily as a design target and is based on maximum DLPC343x power dissipation and $R_{\theta JA}$ at 0 m/s of forced airflow, where $R_{\theta JA}$ is the thermal resistance of the package as measured using a glater test PCB with two, 1-oz power planes. This JEDEC test PCB is not necessarily representative of the DLPC343x PCB; the reported thermal resistance may not be accurate in the actual product application. Although the actual thermal resistance may be different, it is the best information available during the design phase to estimate thermal performance. However, after the PCB is designed and the product is built, TI highly recommended that thermal performance be measured and validated. To do this, measure the top center case temperature under the worse case product scenario (max power dissipation, max voltage, max ambient temperature) and validated not to exceed the maximum recommended case temperature ( $T_c$ ). This specification is based on the measured $\phi_{JT}$ for the DLPC343x package and provides a relatively accurate correlation to junction temperature. Take care when measuring this case temperature to prevent accidental cooling of the package surface. TI recommends a small (approximately 40 gauge) thermocouple. The bead and thermocouple wire should contact the top of the package and be covered with a minimal amount of thermally conductive epoxy. The wires should be routed closely along the package and the board surface to avoid cooling the bead through the wires. ## 11.2 Layout Example Figure 30. Layout Recommendation Submit Documentation Feedback Copyright © 2014–2016, Texas Instruments Incorporated ## 12 Device and Documentation Support ## 12.1 Device Support ### 12.1.1 Third-Party Products Disclaimer TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE. #### 12.1.2 Device Nomenclature ## 12.1.2.1 Device Markings #### Marking Definitions: Line 1: DLP® Device Name: DLPC343x = x indicates a 0 or 5 device name ID. SC: Solder ball composition e1: Indicates lead-free solder balls consisting of SnAgCu G8: Indicates lead-free solder balls consisting of tin-silver-copper (SnAgCu) with silver content less than or equal to 1.5% and that the mold compound meets Tl's definition of green. Line 2: TI Part Number DLP® Device Name: DLPC343x = x indicates a 0 or 5 device name ID. R corresponds to the TI device revision letter for example A, B, or C. **XXX** corresponds to the device package designator. Line 3: XXXXXXXXXXTT Manufacturer Part Number Line 4: LLLLLLL.ZZZ Foundry lot code for semiconductor wafers and lead-free solder ball marking LLLLLLL: Fab lot number ZZZ: Lot split number Line 5: PH YYWW ES: Package assembly information PH: Manufacturing site YYWW: Date code (YY = Year :: WW = Week) ## **Device Support (continued)** #### NOTE - 1. Engineering prototype samples are marked with an **X** suffix appended to the TI part number. For example, 2512737-0001X. - 2. See Table 4, for DLPC343x resolutions on the DMD supported per part number. ### 12.1.3 Video Timing Parameter Definitions - **Active Lines Per Frame (ALPF)** Defines the number of lines in a frame containing displayable data: ALPF is a subset of the TLPF. - **Active Pixels Per Line (APPL)** Defines the number of pixel clocks in a line containing displayable data: APPL is a subset of the TPPL. - **Horizontal Back Porch (HBP) Blanking** Number of blank pixel clocks after horizontal sync but before the first active pixel. Note: HBP times are reference to the leading (active) edge of the respective sync signal. - Horizontal Front Porch (HFP) Blanking Number of blank pixel clocks after the last active pixel but before Horizontal Sync. - **Horizontal Sync (HS)** Timing reference point that defines the start of each horizontal interval (line). The absolute reference point is defined by the active edge of the HS signal. The active edge (either rising or falling edge as defined by the source) is the reference from which all horizontal blanking parameters are measured. - **Total Lines Per Frame (TLPF)** Defines the vertical period (or frame time) in lines: TLPF = Total number of lines per frame (active and inactive). - **Total Pixel Per Line (TPPL)** Defines the horizontal line period in pixel clocks: TPPL = Total number of pixel clocks per line (active and inactive). - **Vertical Sync (VS)** Timing reference point that defines the start of the vertical interval (frame). The absolute reference point is defined by the active edge of the VS signal. The active edge (either rising or falling edge as defined by the source) is the reference from which all vertical blanking parameters are measured. - **Vertical Back Porch (VBP) Blanking** Number of blank lines after the leading edge of vertical sync but before the first active line. - **Vertical Front Porch (VFP) Blanking** Number of blank lines after the last active line but before the leading edge of vertical sync. Figure 31. Parameter Definitions #### 12.2 Related Links The following table lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy. Table 16. Related Links | PARTS | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY | |----------|----------------|--------------|---------------------|---------------------|---------------------| | DLPC3430 | Click here | Click here | Click here | Click here | Click here | | DLPC3435 | Click here | Click here | Click here | Click here | Click here | | DLPA2000 | Click here | Click here | Click here | Click here | Click here | | DLPA2005 | Click here | Click here | Click here | Click here | Click here | ## 12.3 Community Resources The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers. **Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support. #### 12.4 Trademarks IntelliBright, E2E are trademarks of Texas Instruments. All other trademarks are the property of their respective owners. ## 12.5 Electrostatic Discharge Caution These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. ### 12.6 Glossary SLYZ022 — TI Glossarv. This glossary lists and explains terms, acronyms, and definitions. ## 13 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Copyright © 2014–2016, Texas Instruments Incorporated ## PACKAGE OPTION ADDENDUM 12-Oct-2016 #### PACKAGING INFORMATION www.ti.com | Orderable Device | Status | Package Type | _ | Pins | _ | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking | Samples | |------------------|---------|--------------|---------|------|------|----------------------------|------------------|---------------------|--------------|----------------|---------| | | (1) | | Drawing | | Qty | (2) | (6) | (3) | | (4/5) | | | DLPC3430CZVBR | ACTIVE | NFBGA | ZVB | 176 | 3000 | TBD | Call TI | Call TI | | | Samples | | DLPC3430ZVBR | LIFEBUY | NFBGA | ZVB | 176 | 3000 | TBD | Call TI | Call TI | | | | | DLPC3435CZEZ | ACTIVE | NFBGA | ZEZ | 201 | 160 | TBD | Call TI | Call TI | | | Samples | | DLPC3435ZEZ | NRND | NFBGA | ZEZ | 201 | 160 | Green (RoHS<br>& no Sb/Br) | Call TI | Level-3-260C-168 HR | | | | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. ## **PACKAGE OPTION ADDENDUM** 12-Oct-2016 **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # ZVB (S-PBGA-N176) ## PLASTIC BALL GRID ARRAY NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994. B. This drawing is subject to change without notice. C. This package is Pb-free. PLASTIC BALL GRID ARRAY ## NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. PLASTIC BALL GRID ARRAY NOTES: (continued) Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. For information, see Texas Instruments literature number SPRAA99 (www.ti.com/lit/spraa99). PLASTIC BALL GRID ARRAY NOTES: (continued) 4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. #### IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed. TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications. In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms. No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use. Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949. #### Products Applications Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic Security www.ti.com/security logic.ti.com Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video RFID www.ti-rfid.com OMAP Applications Processors www.ti.com/omap TI E2E Community e2e.ti.com Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>