# Synchronous Presettable Binary Counter # MC74AC161, MC74ACT161, MC74AC163, MC74ACT163 The MC74AC161/74ACT161 and MC74AC163/74ACT163 are high-speed synchronous modulo-16 binary counters. They are synchronously presettable for application in programmable dividers and have two types of Count Enable inputs plus a Terminal Count output for versatility in forming synchronous multistage counters. The MC74AC161/74ACT161 has an asynchronous Master Reset input that overrides all other inputs and forces the outputs LOW. The MC74AC163/74ACT163 has a Synchronous Reset input that overrides counting and parallel loading and allows the outputs to be simultaneously reset on the rising edge of the clock. #### **Features** - Synchronous Counting and Loading - High-Speed Synchronous Expansion - Typical Count Rate of 125 MHz - Outputs Source/Sink 24 mA - 'ACT161 and 'ACT163 Have TTL Compatible Inputs - These are Pb-Free Devices Figure 1. Pinout: 16-Lead Packages Conductors (Top View) #### **PIN ASSIGNMENT** | PIN | FUNCTION | |--------------------------------|----------------------------------------| | CEP | Count Enable Parallel Input | | CET | Count Enable Trickle Input | | СР | Clock Pulse Input | | MR | ('161) Asynchronous Master Reset Input | | SR | ('163) Synchronous Reset Input | | P <sub>0</sub> -P <sub>3</sub> | Parallel Data Inputs | | PE | Parallel Enable Input | | $Q_0 - Q_3$ | Flip-Flop Outputs | | TC | Terminal Count Output | ## MARKING DIAGRAM SOIC-16 D SUFFIX CASE 751B XXX = Specific Device Code A = Assembly Location WL = Wafer Lot Y = Year WW = Work Week G = Pb-Free Package #### **ORDERING INFORMATION** See detailed ordering and shipping information in the package dimensions section on page 11 of this data sheet. Figure 2. Logic Symbol ### **FUNCTIONAL DESCRIPTION** The MC74AC161/ACT161 and MC74AC163/ACT163 count modulo–16 binary sequence. From state 15 (HHHH) they increment to state 0 (LLLL). The clock inputs of all flip–flops are driven in parallel through a clock buffer. Thus all changes of the Q outputs (except due to Master Reset of the '161) occur as a result of, and synchronous with, the LOW–to–HIGH transition of the CP input signal. The circuits have four fundamental modes of operation, in order of precedence: asynchronous reset ('161), synchronous reset ('163), parallel load, count–up and hold. Five control inputs – Master Reset ( $\overline{\rm MR}$ , '161), Synchronous Reset ( $\overline{\rm SR}$ , '163), Parallel Enable ( $\overline{\rm PE}$ ), Count Enable Parallel (CEP) and Count Enable Trickle (CET) – determine the mode of **MODE SELECT TABLE** | *SR | PE | CET | CEP | Action on the Rising<br>Clock Edge ( ) | |-----|----|-----|-----|---------------------------------------------------| | L | Х | Х | Х | Reset (Clear) | | Н | L | X | X | Load $(P_n \rightarrow Q_n)$<br>Count (Increment) | | Н | Н | Н | Н | Count (Increment) | | Н | Н | L | Χ | No Change (Hold) | | Н | Н | Χ | L | No Change (Hold) | \*For '163 only H = HIGH Voltage Level L = LOW Voltage Level X = Immaterial operation, as shown in the Mode Select Table. A LOW signal on $\overline{MR}$ overrides all other inputs and asynchronously forces all outputs LOW. A LOW signal on $\overline{SR}$ overrides counting and parallel loading and allows all outputs to go LOW on the next rising edge of CP. A LOW signal on $\overline{PE}$ overrides counting and allows information on the Parallel Data (P<sub>n</sub>) inputs to be loaded into the flip–flops on the next rising edge of CP. With $\overline{PE}$ and $\overline{MR}$ ('161) or $\overline{SR}$ ('163) HIGH, CEP and CET permit counting when both are HIGH. Conversely, a LOW signal on either CEP or CET inhibits counting. The MC74AC161/ACT161 and MC74AC163/ACT163 use D-type edge-triggered flip-flops and changing the $\overline{SR}$ , $\overline{PE}$ , CEP and CET inputs when the CP is in either state does not cause errors, provided that the recommended setup and hold times, with respect to the rising edge of CP, are observed. The Terminal Count (TC) output is HIGH when CET is HIGH and counter is in state 15. To implement synchronous multistage counters, the TC outputs can be used with the CEP and CET inputs in two different ways. Please refer to the MC74AC568 data sheet. The TC output is subject to decoding spikes due to internal race conditions and is therefore not recommended for use as a clock or asynchronous reset for flip-flops, counters or registers. Logic Equations: Count Enable = $CEP \cdot CET \cdot \overline{PE}$ $TC = Q_0 \cdot Q_1 \cdot Q_2 \cdot Q_3 \cdot CET$ Figure 3. State Diagram NOTE: This diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays. Figure 4. Logic Diagram ### **MAXIMUM RATINGS** | Symbol | Parameter | Value | Unit | |-----------------------|-------------------------------------------------------------------------------|-----------------------------------|------| | V <sub>CC</sub> | DC Supply Voltage | -0.5 to +6.5 | V | | VI | DC Input Voltage | $-0.5 \le V_I \le V_{CC} + 0.5$ | V | | Vo | DC Output Voltage (Note 1) | $-0.5 \le V_{O} \le V_{CC} + 0.5$ | V | | I <sub>IK</sub> | DC Input Diode Current | ±20 | mA | | I <sub>OK</sub> | DC Output Diode Current | ±50 | mA | | I <sub>O</sub> | DC Output Sink/Source Current | ±50 | mA | | I <sub>CC</sub> | DC Supply Current per Output Pin | ±50 | mA | | I <sub>GND</sub> | DC Ground Current per Output Pin | ±50 | mA | | T <sub>STG</sub> | Storage Temperature Range | - 65 to +150 | °C | | TL | Lead temperature, 1 mm from Case for 10 Seconds | 260 | °C | | T <sub>J</sub> | Junction temperature under Bias | + 150 | °C | | $\theta_{\sf JA}$ | Thermal Resistance (Note 2) | 126 | °C/W | | P <sub>D</sub> | Power Dissipation in Still Air at 25°C (Note 3) | 995 | mW | | MSL | Moisture Sensitivity | Level 1 | | | F <sub>R</sub> | Flammability Rating Oxygen Index: 30% – 35% | UL 94 V-0 @ 0.125 in | | | V <sub>ESD</sub> | ESD Withstand Voltage Human Body Model (Note 4) Charged Device Model (Note 5) | > 2000<br>> 1000 | V | | I <sub>Latch-Up</sub> | Latch-Up Performance Above V <sub>CC</sub> and Below GND at 85°C (Note 6) | ± 100 | mA | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. - I<sub>O</sub> absolute maximum rating must be observed. The package thermal impedance is calculated in accordance with JESD51-7. 500 mW at 65°C; derate to 300 mW by 10 mW/ from 65°C to 85°C. - 4. Tested to EIA/JESD22-A114-A. - 5. Tested to JESD22-C101-A. - 6. Tested to EIA/JESD78. ## RECOMMENDED OPERATING CONDITIONS | Symbol | Parameter | | Min | Тур | Max | Unit | |------------------------------------|----------------------------------------------------------------------|-------------------------|-----|-----|-----------------|------| | V | Complex Valtage | 'AC | 2.0 | 5.0 | 6.0 | V | | V <sub>CC</sub> | Supply Voltage | 'ACT | 4.5 | 5.0 | 5.5 | V | | V <sub>IN</sub> , V <sub>OUT</sub> | DC Input Voltage, Output Voltage (Ref. to GND) | | 0 | - | V <sub>CC</sub> | V | | t <sub>r</sub> , t <sub>f</sub> | | V <sub>CC</sub> @ 3.0 V | - | 150 | - | | | | Input Rise and Fall Time (Note 1) 'AC Devices except Schmitt Inputs | V <sub>CC</sub> @ 4.5 V | - | 40 | - | ns/V | | | , to 2011000 oxoopt oonmitting the | V <sub>CC</sub> @ 5.5 V | - | 25 | - | | | | Input Rise and Fall Time (Note 2) | V <sub>CC</sub> @ 4.5 V | - | 10 | - | 0 / | | t <sub>r</sub> , t <sub>f</sub> | 'ACT Devices except Schmitt Inputs | V <sub>CC</sub> @ 5.5 V | - | 8.0 | - | ns/V | | T <sub>A</sub> | Operating Ambient Temperature Range | | -40 | 25 | 85 | °C | | I <sub>OH</sub> | Output Current - High | | - | - | -24 | mA | | I <sub>OL</sub> | Output Current - Low | | - | - | 24 | mA | <sup>1.</sup> $V_{IN}$ from 30% to 70% $V_{CC}$ ; see individual Data Sheets for devices that differ from the typical input rise and fall times. 2. $V_{IN}$ from 0.8 V to 2.0 V; see individual Data Sheets for devices that differ from the typical input rise and fall times. ### **DC CHARACTERISTICS** | | | | 74 | 4C | 74AC | | | | |------------------|--------------------------------------|---------------------|-------------------------|----------------------|---------------------------------------|------|----------------------------------------------------------------------------------------------------|--| | Symbol | Parameter | V <sub>CC</sub> (V) | T <sub>A</sub> = - | +25°C | T <sub>A</sub> =<br>-40°C to<br>+85°C | Unit | Conditions | | | | | | Тур | Guar | anteed Limits | | | | | $V_{IH}$ | Minimum High Level<br>Input Voltage | 3.0<br>4.5<br>5.5 | 1.5<br>2.25<br>2.75 | 2.1<br>3.15<br>3.85 | 2.1<br>3.15<br>3.85 | V | V <sub>OUT</sub> = 0.1 V<br>or V <sub>CC</sub> – 0.1 V | | | $V_{IL}$ | Maximum Low Level<br>Input Voltage | 3.0<br>4.5<br>5.5 | 1.5<br>2.25<br>2.75 | 0.9<br>1.35<br>1.65 | 0.9<br>1.35<br>1.65 | ٧ | V <sub>OUT</sub> = 0.1 V<br>or V <sub>CC</sub> – 0.1 V | | | V <sub>OH</sub> | Minimum High Level<br>Output Voltage | 3.0<br>4.5<br>5.5 | 2.99<br>4.49<br>5.49 | 2.9<br>4.4<br>5.4 | 2.9<br>4.4<br>5.4 | V | I <sub>OUT</sub> = -50 μA | | | | | 3.0<br>4.5<br>5.5 | -<br>-<br>- | 2.56<br>3.86<br>4.86 | 2.46<br>3.76<br>4.76 | V | $^*V_{IN} = V_{IL} \text{ or } V_{IH}$ $-12 \text{ mA}$ $I_{OH}$ $-24 \text{ mA}$ $-24 \text{ mA}$ | | | V <sub>OL</sub> | Maximum Low Level<br>Output Voltage | 3.0<br>4.5<br>5.5 | 0.002<br>0.001<br>0.001 | 0.1<br>0.1<br>0.1 | 0.1<br>0.1<br>0.1 | ٧ | I <sub>OUT</sub> = 50 μA | | | | | 3.0<br>4.5<br>5.5 | -<br>-<br>- | 0.36<br>0.36<br>0.36 | 0.44<br>0.44<br>0.44 | V | $^{\star V_{\text{IN}}} = V_{\text{IL}} \text{ or } V_{\text{IH}}$ 12 mA | | | I <sub>IN</sub> | Maximum Input<br>Leakage Current | 5.5 | _ | ±0.1 | ±1.0 | μΑ | V <sub>I</sub> = V <sub>CC</sub> , GND | | | I <sub>OLD</sub> | †Minimum Dynamic | 5.5 | - | - | 75 | mA | V <sub>OLD</sub> = 1.65 V Max | | | I <sub>OHD</sub> | Output Current | 5.5 | - | - | -75 | mA | V <sub>OHD</sub> = 3.85 V Min | | | I <sub>CC</sub> | Maximum Quiescent<br>Supply Current | 5.5 | - | 8.0 | 80 | μΑ | V <sub>IN</sub> = V <sub>CC</sub> or GND | | <sup>\*</sup>All outputs loaded; thresholds on input associated with output under test. NOTE: $I_{IN}$ and $I_{CC}$ @ 3.0 V are guaranteed to be less than or equal to the respective limit @ 5.5 V $V_{CC}$ . <sup>†</sup>Maximum test duration 2.0 ms, one output loaded at a time. ## **AC CHARACTERISTICS** | | | | | 74AC16 | 1 | 74A | | | |------------------|---------------------------------------------------------------|-------------------|--------------------------------------------------|-------------|--------------|--------------------------------------------------------------|--------------|------| | Symbol | Parameter | V <sub>CC</sub> * | T <sub>A</sub> = +25°C<br>C <sub>L</sub> = 50 pF | | | T <sub>A</sub> = -40°C<br>to +85°C<br>C <sub>L</sub> = 50 pF | | Unit | | | | | Min | Тур | Max | Min | Max | | | f <sub>max</sub> | Maximum Count Frequency | 3.3<br>5.0 | 70<br>110 | 111<br>167 | _<br>_ | 60<br>95 | -<br>- | MHz | | t <sub>PLH</sub> | Propagation Delay CP to Q <sub>n</sub> (PE Input HIGH or LOW) | 3.3<br>5.0 | 2.0<br>1.5 | 7.0<br>5.0 | 12.0<br>9.0 | 1.5<br>1.0 | 13.5<br>9.5 | ns | | t <sub>PHL</sub> | Propagation Delay CP to Q <sub>n</sub> (PE Input HIGH or LOW) | 3.3<br>5.0 | 1.5<br>1.5 | 7.0<br>5.0 | 12.0<br>9.5 | 1.5<br>1.5 | 13.0<br>10.0 | ns | | t <sub>PLH</sub> | Propagation Delay<br>CP to TC | 3.3<br>5.0 | 3.0<br>2.0 | 9.0<br>6.0 | 15.0<br>10.5 | 2.5<br>1.5 | 16.5<br>11.5 | ns | | t <sub>PHL</sub> | Propagation Delay<br>CP to TC | 3.3<br>5.0 | 3.5<br>2.0 | 8.5<br>6.5 | 14.0<br>11.0 | 2.5<br>2.0 | 15.5<br>11.5 | ns | | t <sub>PLH</sub> | Propagation Delay CET to TC | 3.3<br>5.0 | 2.0<br>1.5 | 5.5<br>3.5 | 9.5<br>6.5 | 1.5<br>1.0 | 11.0<br>7.5 | ns | | t <sub>PHL</sub> | Propagation Delay<br>CET to TC | 3.3<br>5.0 | 2.5<br>2.0 | 6.5<br>5.0 | 11.0<br>8.5 | 2.0<br>1.5 | 12.5<br>9.5 | ns | | t <sub>PHL</sub> | Propagation Delay MR to Q <sub>n</sub> | 3.3<br>5.0 | 2.0<br>1.5 | 6.0<br>5.5 | 12.0<br>9.5 | 1.5<br>1.5 | 13.5<br>10.0 | ns | | t <sub>PHL</sub> | Propagation Delay MR to TC | 3.3<br>5.0 | 3.5<br>2.5 | 10.0<br>8.5 | 15.0<br>13.0 | 3.0<br>2.5 | 17.5<br>13.5 | ns | <sup>\*</sup>Voltage Range 3.3 V is 3.3 V $\pm 0.3$ V. \*Voltage Range 5.0 V is 5.0 V $\pm 0.5$ V. ## **AC CHARACTERISTICS** | | | | 7 | 74AC16 | 3 | 74AC163 | | | |------------------|------------------------------------------------------------------|--------------------------|--------------------------------------------------|-------------|--------------|--------------------------------------------------------------|--------------|------| | Symbol | Parameter | V <sub>CC</sub> *<br>(V) | T <sub>A</sub> = +25°C<br>C <sub>L</sub> = 50 pF | | | T <sub>A</sub> = -40°C<br>to +85°C<br>C <sub>L</sub> = 50 pF | | Unit | | | | | Min | Тур | Max | Min | Max | | | f <sub>max</sub> | Maximum Count Frequency | 3.3<br>5.0 | 70<br>110 | 95<br>140 | - | 60<br>95 | - | MHz | | t <sub>PLH</sub> | Propagation Delay<br>CP to Q <sub>n</sub> (PE Input HIGH or LOW) | 3.3<br>5.0 | 2.0<br>1.5 | 7.5<br>5.5 | 12.5<br>9.0 | 1.5<br>1.0 | 13.5<br>9.5 | ns | | t <sub>PHL</sub> | Propagation Delay CP to Q <sub>n</sub> (PE Input HIGH or LOW) | 3.3<br>5.0 | 1.5<br>1.5 | 8.5<br>6.0 | 12.0<br>9.5 | 1.5<br>1.5 | 13.0<br>10.0 | ns | | t <sub>PLH</sub> | Propagation Delay<br>CP to TC | 3.3<br>5.0 | 3.0<br>2.0 | 9.5<br>7.0 | 15.0<br>10.5 | 2.5<br>1.5 | 16.5<br>11.5 | ns | | t <sub>PHL</sub> | Propagation Delay<br>CP to TC | 3.3<br>5.0 | 3.5<br>2.0 | 11.0<br>8.0 | 14.0<br>11.0 | 2.5<br>2.0 | 15.5<br>11.5 | ns | | t <sub>PLH</sub> | Propagation Delay<br>CET to TC | 3.3<br>5.0 | 2.0<br>1.5 | 7.5<br>5.5 | 9.5<br>6.5 | 1.5<br>1.0 | 11.0<br>7.5 | ns | | t <sub>PHL</sub> | Propagation Delay<br>CET to TC | 3.3<br>5.0 | 2.5<br>2.0 | 8.5<br>6.0 | 11.0<br>8.5 | 2.0<br>1.5 | 12.5<br>9.5 | ns | <sup>\*</sup>Voltage Range 3.3 V is 3.3 V $\pm 0.3$ V. \*Voltage Range 5.0 V is 5.0 V $\pm 0.5$ V. ## **AC OPERATING REQUIREMENTS** | | Parameter | | 7 | '4AC161 | 74AC161 | | |------------------|-------------------------------------------------|------------|--------------|------------------------|--------------------------------------------------------------|------| | Symbol | | | | ղ = +25°C<br>L = 50 pF | T <sub>A</sub> = -40°C<br>to +85°C<br>C <sub>L</sub> = 50 pF | Unit | | | | | Тур | Guaranteed | d Minimum | | | t <sub>s</sub> | Setup Time, HIGH or LOW<br>P <sub>n</sub> to CP | 3.3<br>5.0 | 6.0<br>3.5 | 13.5<br>8.5 | 16.0<br>10.5 | ns | | t <sub>h</sub> | Hold Time, HIGH or LOW<br>P <sub>n</sub> to CP | 3.3<br>5.0 | -7.0<br>-4.0 | -1.0<br>0 | -0.5<br>0 | ns | | t <sub>s</sub> | Setup Time, HIGH or LOW<br>PE to CP | 3.3<br>5.0 | 6.5<br>4.0 | 11.5<br>7.5 | 14.0<br>8.5 | ns | | t <sub>h</sub> | Hold Time, HIGH or LOW PE to CP | 3.3<br>5.0 | -6.0<br>-3.5 | 0<br>0.5 | 0<br>1.0 | ns | | t <sub>s</sub> | Setup Time, HIGH or LOW<br>CEP or CET to CP | 3.3<br>5.0 | 3.0<br>2.0 | 6.0<br>4.5 | 7.0<br>5.0 | ns | | t <sub>h</sub> | Hold Time, HIGH or LOW<br>CEP or CET to CP | 3.3<br>5.0 | -3.5<br>-2.0 | 0<br>0 | 0<br>0.5 | ns | | t <sub>w</sub> | Clock Pulse Width (Load)<br>HIGH or LOW | 3.3<br>5.0 | 2.0<br>2.0 | 3.5<br>2.5 | 4.0<br>3.0 | ns | | t <sub>w</sub> | Clock Pulse Width (Count)<br>HIGH or LOW | 3.3<br>5.0 | 2.0<br>2.0 | 4.0<br>3.0 | 4.5<br>3.5 | ns | | t <sub>w</sub> | MR Pulse Width, LOW | 3.3<br>5.0 | 3.0<br>2.5 | 5.5<br>4.5 | 7.5<br>6.0 | ns | | t <sub>rec</sub> | Recovery Time MR to CP | 3.3<br>5.0 | -2.0<br>-1.0 | -0.5<br>0 | 0<br>0.5 | ns | <sup>\*</sup>Voltage Range 3.3 V is 3.3 V $\pm 0.3$ V. \*Voltage Range 5.0 V is 5.0 V $\pm 0.5$ V. ## **AC OPERATING REQUIREMENTS** | | Parameter | | 7 | '4AC163 | 74AC163 | | |----------------|-------------------------------------------------|------------|--------------|------------------------|--------------------------------------------------------------|------| | Symbol | | | | ղ = +25°C<br>L = 50 pF | T <sub>A</sub> = -40°C<br>to +85°C<br>C <sub>L</sub> = 50 pF | Unit | | | | | Тур | Guaranteed | d Minimum | | | t <sub>s</sub> | Setup Time, HIGH or LOW<br>P <sub>n</sub> to CP | 3.3<br>5.0 | 5.5<br>4.0 | 13.5<br>8.5 | 16.0<br>10.5 | ns | | t <sub>h</sub> | Hold Time, HIGH or LOW P <sub>n</sub> to CP | 3.3<br>5.0 | -7.0<br>-5.0 | -1.0<br>0 | -0.5<br>0 | ns | | t <sub>s</sub> | Setup Time, HIGH or LOW<br>SR to CP | 3.3<br>5.0 | 5.5<br>4.0 | 14<br>9.5 | 16.5<br>11.0 | ns | | t <sub>h</sub> | Hold Time, HIGH or LOW SR to CP | 3.3<br>5.0 | -7.5<br>-5.5 | -1.0<br>-0.5 | -0.5<br>0 | ns | | t <sub>s</sub> | Setup Time, HIGH or LOW PE to CP | 3.3<br>5.0 | 5.5<br>4.0 | 11.5<br>7.5 | 14.0<br>8.5 | ns | | t <sub>h</sub> | Hold Time, HIGH or LOW PE to CP | 3.3<br>5.0 | -7.5<br>-5.0 | -1.0<br>-0.5 | -0.5<br>0 | ns | | t <sub>s</sub> | Setup Time, HIGH or LOW<br>CEP or CET to CP | 3.3<br>5.0 | 3.5<br>2.5 | 6.0<br>4.5 | 7.0<br>5.0 | ns | | t <sub>h</sub> | Hold Time, HIGH or LOW<br>CEP or CET to CP | 3.3<br>5.0 | -4.5<br>-3.0 | 0<br>0 | 0<br>0.5 | ns | | t <sub>w</sub> | Clock Pulse Width (Load)<br>HIGH or LOW | 3.3<br>5.0 | 3.0<br>2.0 | 3.5<br>2.5 | 4.0<br>3.0 | ns | | t <sub>w</sub> | Clock Pulse Width (Count)<br>HIGH or LOW | 3.3<br>5.0 | 3.0<br>2.0 | 4.0<br>3.0 | 4.5<br>3.5 | ns | <sup>\*</sup>Voltage Range 3.3 V is 3.3 V $\pm 0.3$ V. \*Voltage Range 5.0 V is 5.0 V $\pm 0.5$ V. ## **DC CHARACTERISTICS** | | | | 744 | СТ | 74ACT | | | | | | | |------------------|----------------------------------------|---------------------|------------------------|--------------|---------------------------------------|------|---------------------------------------------------------------------------------------------------------------------|--|---------------|--|--| | Symbol | Parameter | V <sub>CC</sub> (V) | T <sub>A</sub> = +25°C | | T <sub>A</sub> =<br>-40°C to<br>+85°C | Unit | Conditions | | | | | | | | | Typ Guarai | | Typ Guarai | | Typ Guara | | anteed Limits | | | | V <sub>IH</sub> | Minimum High Level<br>Input Voltage | 4.5<br>5.5 | 1.5<br>1.5 | 2.0<br>2.0 | 2.0<br>2.0 | V | V <sub>OUT</sub> = 0.1 V<br>or V <sub>CC</sub> – 0.1 V | | | | | | V <sub>IL</sub> | Maximum Low Level<br>Input Voltage | 4.5<br>5.5 | 1.5<br>1.5 | 0.8<br>0.8 | 0.8<br>0.8 | V | V <sub>OUT</sub> = 0.1 V<br>or V <sub>CC</sub> – 0.1 V | | | | | | V <sub>OH</sub> | Minimum High Level<br>Output Voltage | 4.5<br>5.5 | 4.49<br>5.49 | 4.4<br>5.4 | 4.4<br>5.4 | V | I <sub>OUT</sub> = -50 μA | | | | | | | | 4.5<br>5.5 | -<br>- | 3.86<br>4.86 | 3.76<br>4.76 | V | $\begin{tabular}{l} *V_{IN} = V_{IL} \mbox{ or } V_{IH} \\ -24 \mbox{ mA} \\ I_{OH} & -24 \mbox{ mA} \end{tabular}$ | | | | | | V <sub>OL</sub> | Maximum Low Level<br>Output Voltage | 4.5<br>5.5 | 0.001<br>0.001 | 0.1<br>0.1 | 0.1<br>0.1 | V | I <sub>OUT</sub> = 50 μA | | | | | | | | 4.5<br>5.5 | -<br>- | 0.36<br>0.36 | 0.44<br>0.44 | V | $^{*V_{IN}} = V_{IL} \text{ or } V_{IH} \\ 24 \text{ mA} \\ I_{OL} \qquad 24 \text{ mA}$ | | | | | | I <sub>IN</sub> | Maximum Input<br>Leakage Current | 5.5 | _ | ±0.1 | ±1.0 | μΑ | V <sub>I</sub> = V <sub>CC</sub> , GND | | | | | | $\Delta I_{CCT}$ | Additional Max. I <sub>CC</sub> /Input | 5.5 | 0.6 | - | 1.5 | mA | V <sub>I</sub> = V <sub>CC</sub> – 2.1 V | | | | | | I <sub>OLD</sub> | †Minimum Dynamic | 5.5 | - | - | 75 | mA | V <sub>OLD</sub> = 1.65 V Max | | | | | | I <sub>OHD</sub> | Output Current | 5.5 | _ | - | -75 | mA | V <sub>OHD</sub> = 3.85 V Min | | | | | | Icc | Maximum Quiescent<br>Supply Current | 5.5 | _ | 8.0 | 80 | μΑ | V <sub>IN</sub> = V <sub>CC</sub> or GND | | | | | <sup>\*</sup>All outputs loaded; thresholds on input associated with output under test. †Maximum test duration 2.0 ms, one output loaded at a time. ## **AC CHARACTERISTICS** | | | | 7 | 4ACT16 | 1 | 74AC | | | |------------------|--------------------------------------------------------------------|--------------------------|--------------------------------------------------|--------|------|--------------------------------------------------------------|------|------| | Symbol | Parameter | V <sub>CC</sub> *<br>(V) | T <sub>A</sub> = +25°C<br>C <sub>L</sub> = 50 pF | | | T <sub>A</sub> = -40°C<br>to +85°C<br>C <sub>L</sub> = 50 pF | | Unit | | | | | Min | Тур | Max | Min | Max | | | f <sub>max</sub> | Maximum Count<br>Frequency | 5.0 | 115 | 125 | - | 100 | - | MHz | | t <sub>PLH</sub> | Propagation Delay<br>CP to Q <sub>n</sub> (PE Input HIGH or LOW) | 5.0 | 1.5 | 8.0 | 9.5 | 1.5 | 10.5 | ns | | t <sub>PHL</sub> | Propagation Delay CP or $Q_n$ ( $\overline{PE}$ Input HIGH or LOW) | 5.0 | 1.5 | 8.0 | 10.5 | 1.5 | 11.5 | ns | | t <sub>PLH</sub> | Propagation Delay<br>CP to TC | 5.0 | 2.0 | 11.0 | 11.0 | 1.5 | 12.5 | ns | | t <sub>PHL</sub> | Propagation Delay<br>CP to TC | 5.0 | 1.5 | 11.0 | 12.5 | 1.5 | 13.5 | ns | | t <sub>PLH</sub> | Propagation Delay<br>CET to TC | 5.0 | 1.5 | 7.5 | 8.5 | 1.5 | 10.0 | ns | | t <sub>PHL</sub> | Propagation Delay<br>CET to TC | 5.0 | 1.5 | 8.0 | 9.5 | 1.5 | 10.5 | ns | | t <sub>PHL</sub> | Propagation Delay MR to Q <sub>n</sub> | 5.0 | 1.5 | 8.0 | 10.0 | 1.5 | 11.0 | ns | | t <sub>PHL</sub> | Propagation Delay MR to TC | 5.0 | 2.5 | 10.0 | 13.5 | 2.0 | 14.5 | ns | <sup>\*</sup>Voltage Range 5.0 V is 5.0 V $\pm$ 0.5 V. ## **AC CHARACTERISTICS** | | | | 7 | 4ACT16 | 3 | 74ACT163 | | | |------------------|------------------------------------------------------------------|--------------------------|--------------------------------------------------|--------|------|--------------------------------------------------------------|------|------| | Symbol | Parameter | V <sub>cc</sub> *<br>(V) | T <sub>A</sub> = +25°C<br>C <sub>L</sub> = 50 pF | | | T <sub>A</sub> = -40°C<br>to +85°C<br>C <sub>L</sub> = 50 pF | | Unit | | | | | Min | Тур | Max | Min | Max | | | f <sub>max</sub> | Maximum Count Frequency | 5.0 | 120 | 140 | - | 105 | - | MHz | | t <sub>PLH</sub> | Propagation Delay<br>CP to Q <sub>n</sub> (PE Input HIGH or LOW) | 5.0 | 1.5 | 5.5 | 10.0 | 1.5 | 11.0 | ns | | t <sub>PHL</sub> | Propagation Delay<br>CP to Q <sub>n</sub> (PE Input HIGH or LOW) | 5.0 | 1.5 | 6.0 | 11.0 | 1.5 | 12.0 | ns | | t <sub>PLH</sub> | Propagation Delay<br>CP to TC | 5.0 | 2.5 | 7.0 | 11.5 | 2.0 | 13.5 | ns | | t <sub>PHL</sub> | Propagation Delay<br>CP to TC | 5.0 | 3.0 | 8.0 | 13.5 | 2.0 | 15.0 | ns | | t <sub>PLH</sub> | Propagation Delay<br>CET to TC | 5.0 | 2.0 | 5.5 | 9.0 | 1.5 | 10.5 | ns | | t <sub>PHL</sub> | Propagation Delay<br>CET to TC | 5.0 | 2.0 | 6.0 | 10.0 | 2.0 | 11.0 | ns | <sup>\*</sup>Voltage Range 5.0 V is 5.0 V $\pm$ 0.5 V. ## **AC OPERATING REQUIREMENTS** | | | | 74ACT161 | | 74ACT161 | | |------------------|----------------------------------------------|--------------------------|--------------------------------------------------|-----------|--------------------------------------------------------------|------| | Symbol | Parameter | V <sub>CC</sub> *<br>(V) | T <sub>A</sub> = +25°C<br>C <sub>L</sub> = 50 pF | | T <sub>A</sub> = -40°C<br>to +85°C<br>C <sub>L</sub> = 50 pF | Unit | | | | | Тур | Guarantee | d Minimum | | | t <sub>s</sub> | Setup Time, HIGH or LOW P <sub>n</sub> to CP | 5.0 | 7.0 | 9.5 | 11.5 | ns | | t <sub>h</sub> | Hold Time, HIGH or LOW P <sub>n</sub> to CP | 5.0 | -3.0 | 0 | 0 | ns | | t <sub>s</sub> | Setup Time, HIGH or LOW<br>PE to CP | 5.0 | 6.0 | 8.5 | 9.5 | ns | | t <sub>h</sub> | Hold Time, HIGH or LOW PE to CP | 5.0 | -3.5 | - 0.5 | - 0.5 | ns | | t <sub>s</sub> | Setup Time, HIGH or LOW<br>CEP or CET to CP | 5.0 | 4.0 | 5.5 | 6.5 | ns | | t <sub>h</sub> | Hold Time, HIGH or LOW<br>CEP or CET to CP | 5.0 | -2.0 | 0 | 0 | ns | | t <sub>w</sub> | Clock Pulse Width (Load)<br>HIGH or LOW | 5.0 | 2.0 | 3.0 | 3.5 | ns | | t <sub>w</sub> | Clock Pulse Width (Count)<br>HIGH or LOW | 5.0 | 2.0 | 3.0 | 3.5 | ns | | t <sub>w</sub> | MR Pulse Width, LOW | 5.0 | 3.0 | 3.0 | 7.5 | ns | | t <sub>rec</sub> | Recovery Time MR to CP | 5.0 | 0 | 0 | 0.5 | ns | <sup>\*</sup>Voltage Range 5.0 V is 5.0 V $\pm$ 0.5 V. ## **AC OPERATING REQUIREMENTS** | | | | 7- | 4ACT163 | 74ACT163 | | |----------------|----------------------------------------------|--------------------------|--------------------------------------------------|-----------|--------------------------------------------------------------|------| | Symbol | Parameter | V <sub>CC</sub> *<br>(V) | T <sub>A</sub> = +25°C<br>C <sub>L</sub> = 50 pF | | T <sub>A</sub> = -40°C<br>to +85°C<br>C <sub>L</sub> = 50 pF | Unit | | | | | Тур | Guarantee | d Minimum | | | t <sub>s</sub> | Setup Time, HIGH or LOW P <sub>n</sub> to CP | 5.0 | 4.0 | 10.0 | 12.0 | ns | | t <sub>h</sub> | Hold Time, HIGH or LOW P <sub>n</sub> to CP | 5.0 | -5.0 | 0.5 | 0.5 | ns | | t <sub>s</sub> | Setup Time, HIGH or LOW SR to CP | 5.0 | 4.0 | 10.0 | 11.5 | ns | | t <sub>h</sub> | Hold Time, HIGH or LOW SR to CP | 5.0 | -5.5 | -0.5 | -0.5 | ns | | t <sub>s</sub> | Setup Time, HIGH or LOW PE to CP | 5.0 | 4.0 | 8.5 | 10.5 | ns | | t <sub>h</sub> | Hold Time, HIGH or LOW PE to CP | 5.0 | -5.5 | -0.5 | 0 | ns | | t <sub>s</sub> | Setup Time, HIGH or LOW<br>CEP or CET to CP | 5.0 | 2.5 | 5.5 | 6.5 | ns | | t <sub>h</sub> | Hold Time, HIGH or LOW<br>CEP or CET to CP | 5.0 | -3.0 | 0 | 0.5 | ns | | t <sub>w</sub> | Clock Pulse Width<br>HIGH or LOW | 5.0 | 2.0 | 3.5 | 3.5 | ns | | t <sub>w</sub> | Clock Pulse Width (Count)<br>HIGH or LOW | 5.0 | 2.0 | 3.5 | 3.5 | ns | <sup>\*</sup>Voltage Range 5.0 V is 5.0 V $\pm$ 0.5 V. ## **CAPACITANCE** | Symbol | Parameter | Value<br>Typ | Unit | Test Conditions | |-----------------|-------------------------------|--------------|------|-------------------------| | C <sub>IN</sub> | Input Capacitance | 4.5 | pF | V <sub>CC</sub> = 5.0 V | | C <sub>PD</sub> | Power Dissipation Capacitance | 45 | pF | V <sub>CC</sub> = 5.0 V | ## **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | |----------------|-----------|-----------------------| | MC74AC163DR2G | SOIC-16 | 2500 / Tape & Reel | | MC74ACT163DR2G | (Pb-Free) | 2500 / Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. ### SOIC-16 9.90x3.90x1.50 1.27P CASE 751B ISSUE L #### **DATE 29 MAY 2024** #### NOTES: - 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 2018. - 2. DIMENSION IN MILLIMETERS. ANGLE IN DEGREES. - 3. DIMENSIONS D AND E1 DO NOT INCLUDE MOLD PROTRUSION. - 4. MAXIMUM MOLD PROTRUSION 0.15mm PER SIDE. - DIMENSION 6 DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127mm TOTAL IN EXCESS OF THE 6 DIMENSION AT MAXIMUM MATERIAL CONDITION. | MILLIMETERS | | | | | | | | | |-------------|--------------------------------|-----------|------|--|--|--|--|--| | DIM | MIN | NOM | MAX | | | | | | | А | 1.35 | 1.55 | 1.75 | | | | | | | A1 | 0.00 | 0.05 | 0.10 | | | | | | | A2 | 1.35 | 1.50 | 1.65 | | | | | | | b | 0.35 | 0.42 | 0.49 | | | | | | | С | 0.19 | 0.22 | 0.25 | | | | | | | D | 9.90 BSC | | | | | | | | | Е | | 6.00 BSC | | | | | | | | E1 | 3.90 BSC | | | | | | | | | е | | 1.27 BSC | | | | | | | | h | 0.25 | | 0.50 | | | | | | | L | 0.40 | 0.40 0.83 | | | | | | | | L1 | 1.05 REF | | | | | | | | | Θ | 0 7. | | | | | | | | | TOLERAN | TOLERANCE OF FORM AND POSITION | | | | | | | | | aaa | 0.10 | | | | | | | | | bbb | 0.20 | | | | | | | | | ccc | 0.10 | | | | | | | | | ddd | 0.25 | | | | | | | | | eee | 0.10 | | | | | | | | ### RECOMMENDED MOUNTING FOOTPRINT \*FOR ADDITIONAL INFORMATION ON OUR PB-FREE STRATEGY AND SOLDERING DETAILS, PLEASE DOWNLOAD THE onsemi SOLDERING AND MOUNTING TECHNIQUES REFERENCE MANUAL, SOLDERRM/D | DOCUMENT NUMBER: | BER: 98ASB42566B Electronic versions are uncontrolled except when accessed directly from the Printed versions are uncontrolled except when stamped "CONTROLLED CONTROLLED CONTROLLED CONTROLLED CONTROLLED CONTROLLED CONTRO | | | |------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------------| | DESCRIPTION: | SOIC-16 9.90X3.90X1.50 1 | .27P | PAGE 1 OF 2 | onsemi and ONSemi are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others. ### SOIC-16 9.90x3.90x1.50 1.27P CASE 751B ISSUE L **DATE 29 MAY 2024** # GENERIC MARKING DIAGRAM\* XXXXX = Specific Device Code A = Assembly Location WL = Wafer Lot Y = Year WW = Work Week G = Pb-Free Package \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking. | 077/15/ | | 077/15.0 | | 077/15.0 | | T/15 4 | | |--------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|--------------------------------| | STYLE 1:<br>PIN 1. | COLLECTOR | STYLE 2: | CATHODE | STYLE 3:<br>PIN 1. | | TYLE 4:<br>PIN 1. | COLLECTOR DVF #1 | | PIN 1.<br>2. | | PIN 1.<br>2. | | PIN 1.<br>2. | COLLECTOR, DYE #1<br>BASE, #1 | PIN 1.<br>2. | | | 2.<br>3. | EMITTER | 2.<br>3. | NO CONNECTION | 2.<br>3. | | 2.<br>3. | | | | NO CONNECTION | 3.<br>4. | | | | | | | 4. | EMITTER | 4.<br>5. | | 4. | | 4. | | | 5. | BASE | 5.<br>6. | NO CONNECTION | 5. | , . | 5. | | | 6.<br>7. | | o.<br>7. | | 6. | EMITTER, #2 | 6. | | | 7.<br>8. | | 7.<br>8. | CATHODE | 7.<br>8. | | | COLLECTOR, #4<br>COLLECTOR, #4 | | 8.<br>9. | | 8.<br>9. | | | COLLECTOR, #2<br>COLLECTOR, #3 | | BASE, #4 | | 9.<br>10. | | | ANODE | | BASE. #3 | | EMITTER, #4 | | | NO CONNECTION | | | | | | | | | EMITTER | 11. | CATHODE | | EMITTER, #3<br>COLLECTOR, #3 | | BASE, #3 | | | | | | | | | EMITTER, #3 | | | BASE | | CATHODE | | COLLECTOR, #4 | | BASE, #2 | | | COLLECTOR | 14. | | | BASE, #4 | | EMITTER, #2 | | 15. | | | ANODE | | EMITTER, #4 | | BASE, #1 | | 16. | COLLECTOR | 16. | CATHODE | 16. | COLLECTOR, #4 | 16. | EMITTER, #1 | | | | | | | | | | | STYLE 5: | | STYLE 6: | | | | | | | | | | | STYLE 7: | | | | | PIN 1. | , | PIN 1. | | PIN 1. | | | | | PIN 1.<br>2. | DRAIN, #1 | PIN 1.<br>2. | CATHODE | PIN 1.<br>2. | COMMON DRAIN (OUTPUT) | | | | PIN 1.<br>2.<br>3. | DRAIN, #1<br>DRAIN, #2 | PIN 1.<br>2.<br>3. | CATHODE<br>CATHODE | PIN 1.<br>2.<br>3. | COMMON DRAIN (OUTPUT)<br>COMMON DRAIN (OUTPUT) | | | | PIN 1.<br>2.<br>3.<br>4. | DRAIN, #1<br>DRAIN, #2<br>DRAIN, #2 | PIN 1.<br>2.<br>3.<br>4. | CATHODE<br>CATHODE<br>CATHODE | PIN 1.<br>2.<br>3.<br>4. | COMMON DRAIN (OUTPUT)<br>COMMON DRAIN (OUTPUT)<br>GATE P-CH | | | | PIN 1.<br>2.<br>3.<br>4.<br>5. | DRAIN, #1<br>DRAIN, #2<br>DRAIN, #2<br>DRAIN, #3 | PIN 1.<br>2.<br>3.<br>4.<br>5. | CATHODE<br>CATHODE<br>CATHODE<br>CATHODE | PIN 1.<br>2.<br>3.<br>4.<br>5. | COMMON DRAIN (OUTPUT)<br>COMMON DRAIN (OUTPUT)<br>GATE P-CH<br>COMMON DRAIN (OUTPUT) | | | | PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6. | DRAIN, #1<br>DRAIN, #2<br>DRAIN, #2<br>DRAIN, #3<br>DRAIN, #3 | PIN 1.<br>2.<br>3.<br>4.<br>5. | CATHODE<br>CATHODE<br>CATHODE<br>CATHODE<br>CATHODE | PIN 1.<br>2.<br>3.<br>4.<br>5. | COMMON DRAIN (OUTPUT)<br>COMMON DRAIN (OUTPUT)<br>GATE P-CH<br>COMMON DRAIN (OUTPUT)<br>COMMON DRAIN (OUTPUT) | | | | PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6. | DRAIN, #1<br>DRAIN, #2<br>DRAIN, #2<br>DRAIN, #3<br>DRAIN, #3<br>DRAIN, #4 | PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6. | CATHODE<br>CATHODE<br>CATHODE<br>CATHODE<br>CATHODE<br>CATHODE | PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6. | COMMON DRAIN (OUTPUT)<br>COMMON DRAIN (OUTPUT)<br>GATE P-CH<br>COMMON DRAIN (OUTPUT)<br>COMMON DRAIN (OUTPUT)<br>COMMON DRAIN (OUTPUT) | | | | PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6. | DRAIN, #1<br>DRAIN, #2<br>DRAIN, #2<br>DRAIN, #3<br>DRAIN, #3<br>DRAIN, #4<br>DRAIN, #4 | PIN 1.<br>2.<br>3.<br>4.<br>5. | CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE | PIN 1.<br>2.<br>3.<br>4.<br>5. | COMMON DRAIN (OUTPUT)<br>COMMON DRAIN (OUTPUT)<br>GATE P-CH<br>COMMON DRAIN (OUTPUT)<br>COMMON DRAIN (OUTPUT)<br>COMMON DRAIN (OUTPUT)<br>SOURCE P-CH | | | | PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6. | DRAIN, #1<br>DRAIN, #2<br>DRAIN, #2<br>DRAIN, #3<br>DRAIN, #3<br>DRAIN, #4<br>DRAIN, #4<br>GATE, #4 | PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6. | CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE ANODE | PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6. | COMMON DRAIN (OUTPUT)<br>COMMON DRAIN (OUTPUT)<br>GATE P-CH<br>COMMON DRAIN (OUTPUT)<br>COMMON DRAIN (OUTPUT)<br>COMMON DRAIN (OUTPUT)<br>SOURCE P-CH<br>SOURCE P-CH | | | | PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7. | DRAIN, #1 DRAIN, #2 DRAIN, #2 DRAIN, #3 DRAIN, #3 DRAIN, #4 DRAIN, #4 SOURCE, #4 | PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7. | CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE ANODE ANODE | PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7. | COMMON DRAIN (OUTPUT) COMMON DRAIN (OUTPUT) GATE P-CH COMMON DRAIN (OUTPUT) COMMON DRAIN (OUTPUT) COMMON DRAIN (OUTPUT) SOURCE P-CH SOURCE P-CH COMMON DRAIN (OUTPUT) | | | | PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8.<br>9. | DRAIN, #1 DRAIN, #2 DRAIN, #2 DRAIN, #3 DRAIN, #3 DRAIN, #4 DRAIN, #4 GATE, #4 SOURCE, #4 GATE, #3 | PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8.<br>9. | CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE ANODE ANODE ANODE ANODE | PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8.<br>9. | COMMON DRAIN (OUTPUT) COMMON DRAIN (OUTPUT) GATE P-CH COMMON DRAIN (OUTPUT) COMMON DRAIN (OUTPUT) COMMON DRAIN (OUTPUT) SOURCE P-CH SOURCE P-CH COMMON DRAIN (OUTPUT) COMMON DRAIN (OUTPUT) | | | | PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8.<br>9. | DRAIN, #1 DRAIN, #2 DRAIN, #2 DRAIN, #3 DRAIN, #3 DRAIN, #3 DRAIN, #4 GATE, #4 GATE, #4 SOURCE, #4 SOURCE, #3 | PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. | CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE ANODE ANODE ANODE ANODE ANODE ANODE | PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8.<br>9. | COMMON DRAIN (OUTPUT) COMMON DRAIN (OUTPUT) GATE P-CH COMMON DRAIN (OUTPUT) COMMON DRAIN (OUTPUT) COMMON DRAIN (OUTPUT) COMMON DRAIN (OUTPUT) SOURCE P-CH SOURCE P-CH COMMON DRAIN (OUTPUT) COMMON DRAIN (OUTPUT) COMMON DRAIN (OUTPUT) | | | | PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8.<br>9. | DRAIN, #1 DRAIN, #2 DRAIN, #2 DRAIN, #3 DRAIN, #3 DRAIN, #4 GATE, #4 SOURCE, #4 GATE, #3 SOURCE, #3 GATE, #2 | PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. 11. 12. | CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE ANODE ANODE ANODE ANODE ANODE ANODE ANODE ANODE | PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8.<br>9. | COMMON DRAIN (OUTPUT) COMMON DRAIN (OUTPUT) GATE P-CH COMMON DRAIN (OUTPUT) COMMON DRAIN (OUTPUT) COMMON DRAIN (OUTPUT) SOURCE P-CH SOURCE P-CH COMMON DRAIN (OUTPUT) COMMON DRAIN (OUTPUT) COMMON DRAIN (OUTPUT) COMMON DRAIN (OUTPUT) GATE N-CH | | | | PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. 11. 12. 13. | DRAIN, #1 DRAIN, #2 DRAIN, #2 DRAIN, #3 DRAIN, #3 DRAIN, #4 DRAIN, #4 DRAIN, #4 GATE, #4 SOURCE, #4 GATE, #3 SOURCE, #3 GATE, #2 SOURCE, #2 SOURCE, #2 | PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. 11. 12. 13. | CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE ANODE | PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. 11. 12. 13. | COMMON DRAIN (OUTPUT) COMMON DRAIN (OUTPUT) GATE P-CH COMMON DRAIN (OUTPUT) COMMON DRAIN (OUTPUT) COMMON DRAIN (OUTPUT) SOURCE P-CH SOURCE P-CH COMMON DRAIN (OUTPUT) COMMON DRAIN (OUTPUT) COMMON DRAIN (OUTPUT) COMMON DRAIN (OUTPUT) COMMON DRAIN (OUTPUT) CATE N-CH COMMON DRAIN (OUTPUT) | | | | PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. 11. 12. | DRAIN, #1 DRAIN, #2 DRAIN, #2 DRAIN, #3 DRAIN, #3 DRAIN, #3 DRAIN, #4 GATE, #4 GATE, #4 SOURCE, #4 GATE, #3 SOURCE, #3 GATE, #2 GATE, #1 | PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. 11. 12. | CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE ANODE | PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. 11. 12. | COMMON DRAIN (OUTPUT) COMMON DRAIN (OUTPUT) GATE P-CH COMMON DRAIN (OUTPUT) COMMON DRAIN (OUTPUT) COMMON DRAIN (OUTPUT) SOURCE P-CH SOURCE P-CH COMMON DRAIN (OUTPUT) COMMON DRAIN (OUTPUT) COMMON DRAIN (OUTPUT) GATE N-CH COMMON DRAIN (OUTPUT) GATE N-CH COMMON DRAIN (OUTPUT) COMMON DRAIN (OUTPUT) COMMON DRAIN (OUTPUT) | | | | PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. 11. 12. 13. | DRAIN, #1 DRAIN, #2 DRAIN, #2 DRAIN, #3 DRAIN, #3 DRAIN, #4 DRAIN, #4 DRAIN, #4 GATE, #4 SOURCE, #4 GATE, #3 SOURCE, #3 GATE, #2 SOURCE, #2 SOURCE, #2 | PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. 11. 12. 13. | CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE ANODE | PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. 11. 12. 13. | COMMON DRAIN (OUTPUT) COMMON DRAIN (OUTPUT) GATE P-CH COMMON DRAIN (OUTPUT) COMMON DRAIN (OUTPUT) COMMON DRAIN (OUTPUT) SOURCE P-CH SOURCE P-CH COMMON DRAIN (OUTPUT) COMMON DRAIN (OUTPUT) COMMON DRAIN (OUTPUT) GATE N-CH COMMON DRAIN (OUTPUT) GATE N-CH COMMON DRAIN (OUTPUT) COMMON DRAIN (OUTPUT) COMMON DRAIN (OUTPUT) | | | | DOCUMENT NUMBER: | 98ASB42566B | Electronic versions are uncontrolled except when accessed directly from Printed versions are uncontrolled except when stamped "CONTROLLED" | | | |------------------|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|-------------|--| | DESCRIPTION: | SOIC-16 9.90X3.90X1.50 1.27P | | PAGE 2 OF 2 | | onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others. onsemi, Onsemi, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase #### ADDITIONAL INFORMATION **TECHNICAL PUBLICATIONS:** $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ onsemi Website: www.onsemi.com ONLINE SUPPORT: www.onsemi.com/support For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales