# 3.3 V ECL 8-Bit Synchronous Binary Up Counter # MC100EP016A # Description The MC100EP016A is a high-speed synchronous, presettable, cascadeable 8-bit binary counter. Architecture and operation are the same as the ECLinPS™ family MC100E016 with higher operating speed. The counter features internal feedback to $\overline{TC}$ gated by the TCLD (Terminal Count Load) pin. When TCLD is LOW (or left open, in which case it is pulled LOW by the internal pulldowns), the $\overline{TC}$ feedback is disabled, and counting proceeds continuously, with $\overline{TC}$ going LOW to indicate an all–one state. When TCLD is HIGH, the TC feedback causes the counter to automatically reload upon TC = LOW, thus functioning as a programmable counter. The Qn outputs do not need to be terminated for the count function to operate properly. To minimize noise and power, unused Q outputs should be left unterminated. COUT and $\overline{\text{COUT}}$ provide differential outputs from a single, non-cascaded counter or divider application. COUT and $\overline{\text{COUT}}$ should not be used in cascade configuration. Only $\overline{\text{TC}}$ should be used for a counter or divider cascade chain output. A differential clock input has also been added to improve performance. The 100 Series contains temperature compensation. #### **Features** - 550 ps Typical Propagation Delay - Operation Frequency > 1.3 GHz is 30% Faster than MC100EP016 1 - PECL Mode Operating Range: V<sub>CC</sub> = 3.0 V to 3.6 V with V<sub>EE</sub> = 0 V - NECL Mode Operating Range: V<sub>CC</sub> = 0 V with V<sub>EE</sub> = -3.0 V to -3.6 V - Open Input Default State - Safety Clamp on Clock Inputs - Internal TC Feedback (Gated) - Addition of COUT and COUT - 8-Bit - Differential Clock Input - V<sub>BB</sub> Output - Fully Synchronous Counting and TC Generation - Asynchronous Master Reset - Pb-Free Packages are Available # MARKING DIAGRAMS\* LQFP-32, 7x7 CASE 561AB QFN32 MN SUFFIX CASE 488AM A = Assembly Location WL = Wafer Lot YY = Year WW = Work Week G or = Pb-Free Package (Note: Microdot may be in either location) \*For additional marking information, refer to Application Note AND8002/D. ### ORDERING INFORMATION See detailed ordering and shipping information in the package dimensions section on page 11 of this data sheet. Warning: All $V_{CC}$ and $V_{EE}$ pins must be externally connected to Power Supply to guarantee proper operation. Figure 1. 32-Lead LQFP Pinout (Top View) Figure 2. 32-Lead QFN Pinout (Top View) **Table 1. PIN DESCRIPTION** | Pin | Function | | | | | |------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | P0-P7 | ECL Parallel Data (Preset) Inputs | | | | | | Q0-Q7 | ECL Data Outputs | | | | | | CE* ECL Count Enable Control Input | | | | | | | PE* | ECL Parallel Load Enable Control Input | | | | | | MR* | ECL Master Reset | | | | | | CLK*, CLK* | ECL Differential Clock | | | | | | TC | ECL Terminal Count Output | | | | | | TCLD* | ECL TC-Load Control Input | | | | | | COUT, COUT | ECL Differential Output | | | | | | V <sub>CC</sub> | Positive Supply | | | | | | V <sub>EE</sub> | Negative Supply | | | | | | V <sub>BB</sub> | Reference Voltage Output | | | | | | EP | The exposed pad (EP) on the QFN $-32$ package bottom is thermally connected to the die for improved heat $-$ sinking conduit. The pad is electrically connected to $V_{\text{EE}}$ . | | | | | <sup>\*</sup>Pins will default LOW when left open. **Table 2. FUNCTION TABLE** | CE | PE | TCLD | MR | CLK | FUNCTION | |----|----|------|----|-----|-----------------------------------------------| | X | L | Х | L | Z | Load Parallel (Pn to Qn) | | L | Н | L | L | Z | Continuous Count | | L | Н | Н | L | Z | Count; Load Parallel on $\overline{TC}$ = LOW | | Н | Н | X | L | Z | Hold | | X | X | X | L | ZZ | Masters Respond, Slaves Hold | | X | Х | Х | Н | X | Reset (Qn : = LOW, TC : = HIGH) | ZZ = Clock Pulse (High-to-Low) Z = Clock Pulse (Low-to-High) # **Table 3. FUNCTION TABLE** | Function | PE | CE | MR | TCLD | CLK | P7-P4 | Р3 | P2 | P1 | P0 | Q7-Q4 | Q3 | Q2 | Q1 | Q0 | TC | COUT | COUT | |------------------------------|-------------|------------------|-------------|----------------------------|----------------------------|------------------|------------------|-----------------------|------------------|------------------|-------------|------------------|-----------------------|-----------------------|-----------------------|-------------------|-----------|------------------| | Load Count | LHHHH | X<br>L<br>L<br>L | | X<br>L<br>L<br>L | Z<br>Z<br>Z<br>Z<br>Z | H<br>X<br>X<br>X | H<br>X<br>X<br>X | H<br>X<br>X<br>X | L<br>X<br>X<br>X | L<br>X<br>X<br>X | H H H L | H<br>H<br>H<br>L | H<br>H<br>H<br>L | L<br>H<br>H<br>L | L<br>H<br>L<br>H<br>L | H H L H | H H H L H | L<br>L<br>H<br>L | | Load Hold | L<br>H<br>H | X<br>H<br>H | L<br>L<br>L | X<br>X<br>X | Z<br>Z<br>Z | H<br>X<br>X | H<br>X<br>X | H<br>X<br>X | L<br>X<br>X | L<br>X<br>X | H<br>H<br>H | H<br>H<br>H | H<br>H<br>H | L<br>L<br>L | L<br>L<br>L | H<br>H<br>H | HHH | L<br>L<br>L | | Load on<br>Terminal<br>Count | H H H H H | | | H<br>H<br>H<br>H<br>H<br>H | Z<br>Z<br>Z<br>Z<br>Z<br>Z | H | | H<br>H<br>H<br>H<br>H | H<br>H<br>H<br>H | | H H H H H H | HHLLH | H<br>H<br>H<br>H<br>L | L<br>H<br>H<br>H<br>L | HLHL | H $H$ $H$ $H$ $H$ | H | L<br>H<br>L<br>L | | Reset | Χ | Χ | Н | Х | Х | Х | Χ | Χ | Χ | Χ | L | L | L | L | L | Н | Н | L | Note that this diagram is provided for understanding of logic operation only. It should not be used for propagation delays as many gate functions are achieved internally without incurring a full gate delay. Figure 3. 8-BIT Binary Counter Logic Diagram **Table 4. ATTRIBUTES** | Characteris | stics | Value | | | | |--------------------------------------------------------|-----------------------------|----------------|--------------------|--|--| | Internal Input Pulldown Resistor | | 75 kΩ | | | | | Internal Input Pullup Resistor | | N | /A | | | | ESD Protection | > 2 kV<br>> 100 V<br>> 2 kV | | | | | | Moisture Sensitivity, Indefinite Time | e Out of Drypack (Note 1) | Pb Pkg | Pb-Free Pkg | | | | | LQFP-32<br>QFN-32 | Level 2<br>N/A | Level 2<br>Level 1 | | | | Flammability Rating Oxygen Index | UL 94 V-0 @ 0.125 in | | | | | | Transistor Count | 1226 🛭 | Devices | | | | | Meets or exceeds JEDEC Spec EIA/JESD78 IC Latchup Test | | | | | | <sup>1.</sup> For additional information, see Application Note AND8003/D. **Table 5. MAXIMUM RATINGS** | Symbol | Parameter | Condition 1 | Condition 2 | Rating | Unit | |-------------------|----------------------------------------------------|------------------------------------------------|-----------------------------------------------------------------------------------|-------------|----------| | V <sub>CC</sub> | PECL Mode Power Supply | V <sub>EE</sub> = 0 V | | 6 | V | | V <sub>EE</sub> | NECL Mode Power Supply | V <sub>CC</sub> = 0 V | | -6 | V | | VI | PECL Mode Input Voltage<br>NECL Mode Input Voltage | V <sub>EE</sub> = 0 V<br>V <sub>CC</sub> = 0 V | $\begin{array}{c} V_{I} \! \leq \! V_{CC} \\ V_{I} \! \geq \! V_{EE} \end{array}$ | 6<br>-6 | V<br>V | | l <sub>out</sub> | Output Current | Continuous<br>Surge | | 50<br>100 | mA<br>mA | | I <sub>BB</sub> | V <sub>BB</sub> Sink/Source | | | ± 0.5 | mA | | T <sub>A</sub> | Operating Temperature Range | | | -40 to +70 | °C | | T <sub>stg</sub> | Storage Temperature Range | | | -65 to +150 | °C | | $\theta_{\sf JA}$ | Thermal Resistance (Junction-to-Ambient) | 0 lfpm<br>500 lfpm | 32 LQFP<br>32 LQFP | 74<br>61 | °C/W | | θЈС | Thermal Resistance (Junction-to-Case) | Standard Board | 32 LQFP | 12 to 17 | °C/W | | θJΑ | Thermal Resistance (Junction-to-Ambient) | 0 lfpm<br>500 lfpm | QFN-32<br>QFN-32 | 31<br>27 | °C/W | | $\theta_{\sf JC}$ | Thermal Resistance (Junction-to-Case) | 2S2P | QFN-32 | 12 | °C/W | | T <sub>sol</sub> | Wave Solder Pb Pb-Free | | | 265<br>265 | °C | Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability. Table 6. 100EP DC CHARACTERISTICS, PECL V<sub>CC</sub> = 3.3 V, V<sub>EE</sub> = 0 V (Note 2) | | | | -40°C | | | 25°C | | | 70°C | | | |---------------------------------------------------|----------------------------------------------------------------------------------|------|-------|------|------|------|------|------|------|------|------| | Symbol | Characteristic | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | I <sub>EE</sub> | Power Supply Current | 130 | 170 | 210 | 130 | 177 | 210 | 130 | 180 | 210 | mA | | V <sub>OH</sub> | Output HIGH Voltage (Note 3) | 2155 | 2280 | 2405 | 2155 | 2280 | 2405 | 2155 | 2280 | 2405 | mV | | V <sub>OL</sub> | Output LOW Voltage (Note 3) | | 1480 | 1605 | 1355 | 1480 | 1605 | 1355 | 1480 | 1605 | mV | | V <sub>IH</sub> Input HIGH Voltage (Single-Ended) | | 2075 | | 2420 | 2075 | | 2420 | 2075 | | 2420 | mV | | V <sub>IL</sub> | / <sub>IL</sub> Input LOW Voltage (Single-Ended) | | | 1675 | 1355 | | 1675 | 1355 | | 1675 | mV | | V <sub>BB</sub> | Output Voltage Reference | 1775 | 1875 | 1975 | 1775 | 1875 | 1975 | 1775 | 1875 | 1975 | mV | | V <sub>IHCMR</sub> | Input HIGH Voltage Common Mode<br>Range (Differential Configuration)<br>(Note 4) | 2.0 | | 3.3 | 2.0 | | 3.3 | 2.0 | | 3.3 | V | | I <sub>IH</sub> | Input HIGH Current | | | 150 | | | 150 | | | 150 | μΑ | | I <sub>IL</sub> Input LOW Current | | 0.5 | | | 0.5 | | | 0.5 | | | μΑ | NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously. - 2. Input and output parameters vary 1:1 with $V_{CC}$ . $V_{EE}$ can vary +0.3 V to -0.3 V. - 3. All loading with 50 ohms to $V_{CC}$ -2.0 volts. - V<sub>IHCMR</sub> min varies 1:1 with V<sub>EE</sub>, V<sub>IHCMR</sub> max varies 1:1 with V<sub>CC</sub>. The V<sub>IHCMR</sub> range is referenced to the most positive side of the differential input signal. Table 7. 100EP DC CHARACTERISTICS, NECL $V_{CC}$ = 0 V, $V_{EE}$ = -3.6 V to -3.0 V (Note 5) | | | | -40°C | | 25°C | | | | 70°C | | | |--------------------|----------------------------------------------------------------------------------|----------------------|-------|-------|----------------------|-------|-------|-----------------|-------|-------|------| | Symbol | Characteristic | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | I <sub>EE</sub> | Power Supply Current | 130 | 170 | 210 | 130 | 177 | 210 | 130 | 180 | 210 | mA | | V <sub>OH</sub> | Output HIGH Voltage (Note 6) | -1145 | -1020 | -895 | -1145 | -1020 | -895 | -1145 | -1020 | -895 | mV | | V <sub>OL</sub> | Output LOW Voltage (Note 6) | -1945 | -1820 | -1695 | -1945 | -1820 | -1695 | -1945 | -1820 | -1695 | mV | | V <sub>IH</sub> | Input HIGH Voltage (Single-Ended) | | | -880 | -1225 | | -880 | -1225 | | -880 | mV | | V <sub>IL</sub> | Input LOW Voltage (Single-Ended) | | | -1625 | -1945 | | -1625 | -1945 | | -1625 | mV | | V <sub>BB</sub> | Output Voltage Reference | -1525 | -1425 | -1325 | -1525 | -1425 | -1325 | -1525 | -1425 | -1325 | mV | | V <sub>IHCMR</sub> | Input HIGH Voltage Common Mode<br>Range (Differential Configuration)<br>(Note 7) | V <sub>EE</sub> +2.0 | | 0.0 | V <sub>EE</sub> +2.0 | | 0.0 | V <sub>EE</sub> | +2.0 | 0.0 | ٧ | | I <sub>IH</sub> | Input HIGH Current | | | 150 | | | 150 | | | 150 | μΑ | | I <sub>IL</sub> | Input LOW Current | | | | 0.5 | | | 0.5 | | | μΑ | NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously. - 5. Input and output parameters vary 1:1 with V<sub>CC</sub>. - 6. All loading with 50 ohms to $V_{CC}$ -2.0 volts. - V<sub>IHCMR</sub> min varies 1:1 with V<sub>EE</sub>, V<sub>IHCMR</sub> max varies 1:1 with V<sub>CC</sub>. The V<sub>IHCMR</sub> range is referenced to the most positive side of the differential input signal. Table 8. AC CHARACTERISTICS $V_{EE} = -3.0 \text{ V}$ to -3.6 V; $V_{CC} = 0 \text{ V}$ or $V_{CC} = 3.0 \text{ V}$ to 3.6 V; $V_{EE} = 0 \text{ V}$ (Note 8) | | | | -40°C | | | 25°C | | | 70°C | | | |---------------------------------|----------------------------------------------------------------------------------------------|----------------------------------------|-------------------------------------------|----------------------------------------|----------------------------------------|-------------------------------------------|----------------------------------------|----------------------------------------|-------------------------------------------|-----------------------------------------|------| | Symbol | Characteristic | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | f <sub>COUNT</sub> | Maximum Frequency Count & Division Modes Q, TC, COUT/COUT | 1.3 | 1.5 | | 1.2 | 1.4 | | 1.2 | 1.3 | | GHz | | tpLH<br>tpHL | Propagation Delay CLK to Q MR to Q CLK to TC MR to TC CLK to COUT/COUT MR to COUT/COUT | | 511<br>550<br>511<br>555<br>705<br>720 | 650<br>700<br>650<br>700<br>850<br>850 | 400<br>400<br>400<br>400<br>500<br>500 | 550<br>570<br>550<br>570<br>745<br>760 | 700<br>750<br>700<br>750<br>900<br>900 | 480<br>450<br>480<br>520<br>550<br>570 | 610<br>630<br>610<br>635<br>825<br>830 | 780<br>820<br>780<br>820<br>1000<br>950 | ps | | t <sub>S</sub> | Setup Time P0 P1 to P4 P5 to P7 CE PE TCLD | 400<br>300<br>250<br>500<br>500<br>550 | 240<br>140<br>80<br>320<br>315<br>355 | | 400<br>300<br>250<br>500<br>500<br>550 | 240<br>135<br>65<br>330<br>320<br>365 | | 400<br>300<br>250<br>500<br>500<br>550 | 245<br>125<br>55<br>340<br>325<br>380 | | ps | | t <sub>H</sub> | Hold Time P0 P1 to P4 P5 to P7 CE PE TCLD | 100<br>50<br>150<br>600<br>625<br>525 | -145<br>-160<br>-105<br>380<br>465<br>320 | | 100<br>50<br>150<br>600<br>625<br>525 | -155<br>-170<br>-110<br>410<br>500<br>325 | | 100<br>50<br>150<br>600<br>625<br>525 | -170<br>-180<br>-115<br>450<br>535<br>340 | | ps | | t <sub>JITTER</sub> | Clock Random Jitter<br>(RMS, 1000 Waveforms) | | 2.6 | 8.5 | | 2.5 | 8.0 | | 2.5 | 8.0 | ps | | t <sub>RR</sub> | Reset Recovery Time | | 195 | | 400 | 205 | | 400 | 220 | | ps | | t <sub>PW</sub> | Minimum Pulse Width CLK<br>Minimum Pulse Width MR | | 334<br>380 | | 416<br>550 | 357<br>380 | | 416<br>550 | 385<br>380 | | ps | | t <sub>r</sub> , t <sub>f</sub> | Output Rise/Fall Times<br>20% – 80% | 90 | 180 | 320 | 100 | 190 | 320 | 125 | 215 | 450 | ps | NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously. <sup>8.</sup> Measured using a 750 mV source, 50% duty cycle clock source. All loading with 50 ohms to $V_{CC}$ -2.0 V. #### **APPLICATIONS INFORMATION** # **Cascading Multiple EP016A Devices** For applications which call for larger than 8-bit counters multiple EP016As can be tied together to achieve very wide bit width counters. The active low terminal count $(\overline{TC})$ output and count enable input $(\overline{CE})$ greatly facilitate the cascading of EP016A devices. Two EP016As can be cascaded without the need for external gating, however for counters wider than 16 bits external OR gates are necessary for cascade implementations. Figure 4 below pictorially illustrates the cascading of 4 EP016As to build a 32-bit high frequency counter. Note the EP01 gates used to OR the terminal count outputs of the lower order EP016As to control the counting operation of the higher order bits. When the terminal count of the preceding device (or devices) goes low (the counter reaches an all 1s state) the more significant EP016A is set in its count mode and will count one binary digit upon the next positive clock transition. In addition, the preceding devices will also count one bit thus sending their terminal count outputs back to a high state disabling the count operation of the more significant counters and placing them back into hold modes. Therefore, for an EP016A in the chain to count, all of the lower order terminal count outputs must be in the low state. The bit width of the counter can be increased or decreased by simply adding or subtracting EP016A devices from Figure 4 and maintaining the logic pattern illustrated in the same figure. The maximum frequency of operation for a cascaded counter chain is set by the propagation delay of the $\overline{TC}$ output, the necessary setup time of the $\overline{CE}$ input, and the propagation delay through the OR gate controlling it (for 16–bit counters the limitation is only the $\overline{TC}$ propagation delay and the $\overline{CE}$ setup time). Figure 4 shows EP01 gates used to control the count enable inputs, however, if the frequency of operation is slow enough, a LVECL OR gate can be used. Using the worst case guarantees for these parameters. Figure 4. 32-Bit Cascaded EP016A Counter Note that this assumes the trace delay between the $\overline{TC}$ outputs and the $\overline{CE}$ inputs are negligible. If this is not the case estimates of these delays need to be added to the calculations. # **Programmable Divider** The EP016A has been designed with a control pin which makes it ideal for use as an 8-bit programmable divider. The TCLD pin (load on terminal count) when asserted reloads the data present at the parallel input pin (Pn's) upon reaching terminal count (an all 1s state on the outputs). Because this feedback is built internal to the chip, the programmable division operation will run at very nearly the same frequency as the maximum counting frequency of the device. Figure 5 below illustrates the input conditions necessary for utilizing the EP016A as a programmable divider set up to divide by 113. # **APPLICATIONS INFORMATION (continued)** Figure 5. Mod 2 to 256 Programmable Divider To determine what value to load into the device to accomplish the desired division, the designer simply subtracts the binary equivalent of the desired divide ratio from the binary value for 256. As an example for a divide ratio of 113: Pn's = $$256 - 113 = 8F_{16} = 1000 1111$$ where: P0 = LSB and P7 = MSB Forcing this input condition as per the setup in Figure 5 will result in the waveforms of Figure 6. Note that the $\overline{TC}$ output is used as the divide output and the pulse duration is equal to a full clock period. For even divide ratios, twice the desired divide ratio can be loaded into the EP016A and the $\overline{TC}$ output can feed the clock input of a toggle flip flop to create a signal divided as desired with a 50% duty cycle. **Table 9. Preset Values for Various Divide Ratios** | Divide | | | Pr | eset D | ata Inp | uts | | | |--------|----|----|----|--------|---------|-----|----|----| | Ratio | P7 | P6 | P5 | P4 | Р3 | P2 | P1 | P0 | | 2 | Н | Н | Н | Н | Н | Н | Н | L | | 3 | Н | Н | Н | Н | Н | Н | L | Н | | 4 | Н | Н | Н | Н | Н | Н | L | L | | 5 | Н | Н | Н | Н | Н | L | Н | Н | | • | • | • | • | • | • | • | • | • | | • | • | • | • | • | • | • | • | • | | 112 | Н | L | L | Н | L | L | L | L | | 113 | Н | L | L | L | Н | Н | Н | Н | | 114 | Н | L | L | L | Н | Н | Н | L | | • | • | • | • | • | • | • | • | • | | • | • | • | • | • | • | • | • | • | | 254 | L | L | L | L | L | L | Н | L | | 255 | L | L | L | L | L | L | L | Н | | 256 | L | L | L | L | L | L | L | L | A single EP016A can be used to divide by any ratio from 2 to 256 inclusive. If divide ratios of greater than 256 are needed multiple EP016As can be cascaded in a manner similar to that already discussed. When EP016As are cascaded to build larger dividers the TCLD pin will no longer provide a means for loading on terminal count. Because one does not want to reload the counters until all of the devices in the chain have reached terminal count, external gating of the $\overline{\text{TC}}$ pins must be used for multiple EP016A divider chains. Figure 6. Divide by 113 EP016A Programmable Divider Waveforms # **APPLICATIONS INFORMATION** (continued) Figure 7. 32-Bit Cascaded EP016A Programmable Divider Figure 7 shows a typical block diagram of a 32-bit divider chain. Once again to maximize the frequency of operation EP01 OR gates were used. For lower frequency applications a slower OR gate could replace the EP01. Note that for a 16-bit divider the OR function feeding the $\overline{PE}$ (program enable) input CANNOT be replaced by a wire OR tie as the $\overline{TC}$ output of the least significant EP016A must also feed the $\overline{CE}$ input of the most significant EP016A. If the two $\overline{TC}$ outputs were OR tied the cascaded count operation would not operate properly. Because in the cascaded form the $\overline{PE}$ feedback is external and requires external gating, the maximum frequency of operation will be significantly less than the same operation in a single device. # **Maximizing EP016A Count Frequency** The EP016A device produces 9 fast transitioning single ended outputs, thus V<sub>CC</sub> noise can become significant in situations where all of the outputs switch simultaneously in the same direction. This V<sub>CC</sub> noise can negatively impact the maximum frequency of operation of the device. Since the device does not need to have the Q outputs terminated to count properly, it is recommended that if the outputs are not going to be used in the rest of the system they should be left unterminated. In addition, if only a subset of the Q outputs are used in the system only those outputs should be terminated. Not terminating the unused outputs will not only cut down the V<sub>CC</sub> noise generated but will also save in total system power dissipation. Following these guidelines will allow designers to either be more aggressive in their designs or provide them with an extra margin to the published data book specifications. Figure 8. Typical Termination for Output Driver and Device Evaluation (See Application Note AND8020/D – Termination of ECL Logic Devices.) # **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | | | | |----------------------------------|---------------------|-----------------------|--|--|--| | MC100EP016AFAG LQFP-32 (Pb-Free) | | 250 Units / Tray | | | | | MC100EP016AMNG | QFN-32<br>(Pb-Free) | 74 Units / Rail | | | | | MC100EP016AMNR4G | QFN-32<br>(Pb-Free) | 1000 / Tape & Reel | | | | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. # **Resource Reference of Application Notes** AN1405/D - ECL Clock Distribution Techniques AN1406/D - Designing with PECL (ECL at +5.0 V) AN1503/D - ECLinPS™ I/O SPiCE Modeling Kit AN1504/D - Metastability and the ECLinPS Family AN1568/D - Interfacing Between LVDS and ECL AN1672/D - The ECL Translator Guide AND8001/D - Odd Number Counters Design AND8002/D - Marking and Date Codes AND8020/D - Termination of ECL Logic Devices AND8066/D - Interfacing with ECLinPS AND8090/D - AC Characteristics of ECL Devices ## **RECOMMENDED** SOLDERING FOOTPRINT\* \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and QFN32 5x5 0.5P # QFN32 5x5, 0.5P **DATE 23 OCT 2013** #### NOTES: - 1. DIMENSIONS AND TOLERANCING PER - ASME Y14.5M, 1994. 2. CONTROLLING DIMENSION: MILLIMETERS. 3. DIMENSION & APPLIES TO PLATED TERMINAL AND IS MEASURED BETWEEN - 0.15 AND 0.30MM FROM THE TERMINAL TIP. COPLANARITY APPLIES TO THE EXPOSED PAD AS WELL AS THE TERMINALS. | | MILLIM | ETERS | | | | | |-----|--------|-------|--|--|--|--| | DIM | MIN | MAX | | | | | | Α | 0.80 | 1.00 | | | | | | A1 | | 0.05 | | | | | | A3 | 0.20 | REF | | | | | | b | 0.18 | 0.30 | | | | | | D | 5.00 | 0 BSC | | | | | | D2 | 2.95 | 3.25 | | | | | | E | 5.00 | BSC | | | | | | E2 | 2.95 | 3.25 | | | | | | е | 0.50 | BSC | | | | | | K | 0.20 | | | | | | | L | 0.30 | 0.50 | | | | | | 11 | | 0.15 | | | | | # **GENERIC MARKING DIAGRAM\*** XXXXX = Specific Device Code = Assembly Location WL = Wafer Lot = Year VV WW = Work Week = Pb-Free Package (Note: Microdot may be in either loca- \_tion) \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " ■", may or may not be present. | Mounting Techniques Refe | erence Manual, SOLDERRM/D. | | |--------------------------|----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | DOCUMENT NUMBER: | 98AON20032D | Electronic versions are uncontrolled except when accessed directly from the Document Repository. Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | ON Semiconductor and (III) are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others. **DESCRIPTION:** **PAGE 1 OF 1** LQFP-32, 7x7 CASE 561AB-01 ISSUE O **DATE 19 JUN 2008** ALL DIMENSIONS IN MM | DOCUMENT NUMBER: | 98AON30893E | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | |------------------|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------| | DESCRIPTION: | 32 LEAD LQFP, 7X7 | | PAGE 1 OF 1 | ON Semiconductor and at a trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others. onsemi, Onsemi, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase #### ADDITIONAL INFORMATION **TECHNICAL PUBLICATIONS:** $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ onsemi Website: www.onsemi.com ONLINE SUPPORT: www.onsemi.com/support For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales