

Technical documentation



Support &



TLV3604, TLV3605, TLV3607 SNOSDA2E – AUGUST 2020 – REVISED JULY 2023

## TLV3604, TLV3605, TLV3607 800-ps High-Speed RRI Comparators with LVDS Outputs

## 1 Features

- Low propagation delay: 800 ps
- Low overdrive dispersion: 350 ps
- Quiescent current: 12.1 mA
- High toggle frequency: 1.5 GHz / 3.0 Gbps
- Narrow pulse width detection capability: 600 ps
- LVDS output
- Supply range: 2.4 V to 5.5 V
- Input common-mode range extends 200 mV beyond both rails
- Low input offset voltage: ±5 mV
- Single and dual channel options

## 2 Applications

- Distance sensing in LIDAR
- Time-of-Flight sensors
- High speed trigger function in oscilloscope and logic analyzer
- High speed differential line receiver
- Drone vision

## **3 Description**

The TLV3604, TLV3605 (single channel), and TLV3607 (dual channel) are 800-ps, high-speed comparators with LVDS outputs and rail-to-rail inputs. These features, along with an operating voltage range of 2.4 V to 5.5 V and a high toggle frequency of 3 Gbps, make them well suited for LIDAR, clock and data recovery applications, and test and measurement systems.

Likewise, the TLV3604, TLV3605 and TLV3607 have strong input overdrive performance of 350  $\mbox{ps}$  and are



TpLH v. Overdrive Dispersion

able to detect narrow pulse widths of just 600 ps. This combination of low variation in propagation delay due to input overdrive and the ability to detect narrow pulses improve system performance and extend distance range in Time-of-Flight (ToF) applications.

The Low-Voltage-Differential-Signal (LVDS) output of the TLV3604, TLV3605, and TLV3607 also helps increase data throughput and optimizes power consumption. The complementary outputs reduce EMI by suppressing common mode noise on each output. The LVDS output is designed to drive and interface directly with downstream devices that accept a standard LVDS input, such as high-speed FPGAs and CPUs.

The TLV3604 is in a tiny 6 pin SC-70 package, which makes it easier for space sensitive applications such as an optical sensor module. The TLV3605 (single) and TLV3607 (dual) maintain the same performance as the TLV3604, and offer adjustable hysteresis control, shutdown, and latching features in 12 pin QFN and 16 pin WQFN packages, making them excellent choices for test and measurement applications.

| PART NUMBER | PACKAGE (1) | BODY SIZE (NOM)   |  |  |
|-------------|-------------|-------------------|--|--|
| TLV3604     | SC70 (6)    | 1.25 mm × 2.00 mm |  |  |
| TLV3605     | QFN (12)    | 3.00 mm × 3.00 mm |  |  |
| TLV3607     | WQFN (16)   | 4.00 mm × 4.00 mm |  |  |

1. For all orderable packages, see the orderable addendum at the end of the datasheet.



Functional Block Diagram





## **Table of Contents**

| 1 Features                                                              | 1              |
|-------------------------------------------------------------------------|----------------|
| 2 Applications                                                          | 1              |
| 3 Description                                                           | 1              |
| 4 Revision History                                                      | 2              |
| 5 Pin Configuration and Functions                                       | 3              |
| Pin Configurations: TLV3604 and TLV3605                                 | 3              |
| 5.1 Pin Configuration: TLV3607                                          |                |
| 6 Specifications                                                        |                |
| 6.1 Absolute Maximum Ratings                                            | 5              |
| 6.2 ESD Ratings                                                         |                |
| 6.3 Recommended Operating Conditions                                    | 5              |
| 6.4 Thermal Information                                                 | <mark>6</mark> |
| 6.5 Electrical Characteristics ( $V_{CCI} = V_{CCO} = 2.5 \text{ V}$ to |                |
| 5 V)                                                                    |                |
| 6.6 Typical Characteristics                                             | 9              |
| 7 Detailed Description                                                  | 13             |
| 7.1 Overview                                                            |                |
| 7.2 Functional Block Diagram                                            | 13             |
|                                                                         |                |

| 7.3 Feature Description                               | .13  |
|-------------------------------------------------------|------|
| 7.4 Device Functional Modes                           |      |
| 8 Application and Implementation                      |      |
| 8.1 Application Information                           |      |
| 8.2 Typical Application                               |      |
| 9 Power Supply Recommendations                        |      |
| 10 Layout                                             | .20  |
| 10.1 Layout Guidelines                                |      |
| 10.2 Layout Example                                   | . 20 |
| 11 Device and Documentation Support                   | .22  |
| 11.1 Device Support                                   | .22  |
| 11.2 Receiving Notification of Documentation Updates. | . 22 |
| 11.3 Support Resources                                | 22   |
| 11.4 Trademarks                                       | . 22 |
| 11.5 Electrostatic Discharge Caution                  |      |
| 11.6 Glossary                                         |      |
| 12 Mechanical, Packaging, and Orderable               |      |
| Information                                           | . 22 |
|                                                       |      |

## **4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Changes from Revision D (June 2021) to Revision E (July 2023)       | Page |
|---------------------------------------------------------------------|------|
| Added the dual channel TLV3607 throughout data sheet                |      |
| Changes from Revision C (April 2021) to Revision D (June 2021)      | Page |
| Update Hysteresis Curve                                             |      |
| Changes from Revision B (December 2020) to Revision C (April 2021)  | Page |
| Updated Typical Performance Curves                                  | 9    |
| Updated Latch Functionality                                         |      |
| Changes from Revision A (August 2020) to Revision B (December 2020) | Page |

APL to RTM release......1



## 5 Pin Configuration and Functions Pin Configurations: TLV3604 and TLV3605



Figure 5-2. RVK Package 12-Pin QFN Top View

#### Table 5-1. Pin Functions: TLV3604 and TLV3605

|                  | PIN     |             | I/O | DESCRIPTION                             |  |  |  |
|------------------|---------|-------------|-----|-----------------------------------------|--|--|--|
| NAME             | TLV3604 | TLV3605     |     | DESCRIPTION                             |  |  |  |
| IN+              | 3       | 4           | I   | Non-inverting input                     |  |  |  |
| IN–              | 4       | 6           | I   | Inverting input                         |  |  |  |
| OUT+             | 1       | 12          | 0   | Non-inverting output                    |  |  |  |
| OUT-             | 6       | 10          | 0   | verting output                          |  |  |  |
| V <sub>EE</sub>  | 2       | 3, 5, 9, 11 | I   | Negative power supply                   |  |  |  |
| V <sub>CCI</sub> | 5       | 2           | I   | Positive input section power supply     |  |  |  |
| V <sub>CCO</sub> | 5       | 1           | I   | Positive output section power supply    |  |  |  |
| SHDN             | -       | 7           | I   | Shutdown control, active low            |  |  |  |
| LE/HYS           | -       | 8           | I   | Adjustable hysteresis control and latch |  |  |  |



## 5.1 Pin Configuration: TLV3607



### Figure 5-3. RTE Package 16-Pin WQFN with Exposed Thermal Pad Top View

#### Table 5-2. Pin Functions: TLV3607

| P                | IN      | I/O | DESCRIPTION                                                           |  |
|------------------|---------|-----|-----------------------------------------------------------------------|--|
| NAME             | TLV3607 | 1/0 | DESCRIPTION                                                           |  |
| IN+A             | 1       | I   | Channel A non-inverting input                                         |  |
| IN–A             | 2       | I   | Channel A inverting input                                             |  |
| IN–B             | 3       | I   | Channel B inverting input                                             |  |
| IN+B             | 4       | I   | Channel B non-inverting input                                         |  |
| OUT+A            | 12      | 0   | Channel A non-inverting output                                        |  |
| OUT–A            | 11      | 0   | el A inverting output                                                 |  |
| OUT–B            | 10      | 0   | el B inverting output                                                 |  |
| OUT+B            | 9       | 0   | Channel B non-inverting output                                        |  |
| V <sub>EE</sub>  | 6, 14   | I   | Negative power supply                                                 |  |
| V <sub>CCI</sub> | 5       | I   | Positive input section power supply                                   |  |
| V <sub>CCO</sub> | 13      | I   | Positive output section power supply                                  |  |
| SHDNA            | 16      | I   | Channel A shutdown control (active low)                               |  |
| SHDNB            | 8       | I   | annel B shutdown control (active low)                                 |  |
| LE/HYSA          | 15      | I   | nel A latch enable (active low) and adjustable hysteresis control     |  |
| <b>LE</b> /HYSB  | 7       | I   | Channel B latch enable (active low) and adjustable hysteresis control |  |



## **6** Specifications

#### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                                                 | MIN                       | MAX                       | UNIT |
|-----------------------------------------------------------------|---------------------------|---------------------------|------|
| Input Supply Voltage: V <sub>CCI</sub> – V <sub>EE</sub>        | -0.3                      | 6                         | V    |
| Output Supply Voltage: V <sub>CCO</sub> – V <sub>EE</sub>       | -0.3                      | 6                         | V    |
| Supply Voltage Difference: V <sub>CCI</sub> – V <sub>CCO</sub>  | -6                        | 6                         | V    |
| Input Voltage (IN+, IN-) <sup>(2)</sup>                         | V <sub>EE</sub> - 0.3     | V <sub>CCI</sub> + 0.3    | V    |
| Differential Input Voltage (V <sub>DI</sub> = IN+, IN–)         | –(V <sub>CCI</sub> + 0.3) | +(V <sub>CCI</sub> + 0.3) | V    |
| Output Voltage (OUT+, OUT-) <sup>(3)</sup>                      | V <sub>EE</sub> - 0.3     | V <sub>CCO</sub> + 0.3    | V    |
| Shutdown Enable (SHDN)                                          | V <sub>EE</sub> - 0.3     | V <sub>CCO</sub> + 0.3    | V    |
| Latch and Hysteresis Control (LE/HYS)                           | V <sub>EE</sub> - 0.3     | V <sub>CCO</sub> + 0.3    | V    |
| Current into Input pins (IN+, IN–, SHDN, LE/HYS) <sup>(2)</sup> | -10                       | +10                       | mA   |
| Current into Output pins (OUT+, OUT-) <sup>(3)</sup>            | -10                       | +10                       | mA   |
| Junction temperature, T <sub>J</sub>                            |                           | 150                       | °C   |
| Storage temperature, T <sub>stg</sub>                           | -65                       | 150                       | °C   |

(1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

(2) Input terminals are diode-clamped to the power-supply rails. Input signals that can swing more than 0.3 V beyond the supply rails or 6 V, whichever is lower, must be current-limited to 10 mA or less.

(3) Output terminals are diode-clamped to the power-supply rails. Output signals that can swing more than 0.3 V beyond the supply rails must be current-limited to 10 mA or less.

## 6.2 ESD Ratings

|                    |                            |                                                                                    | VALUE | UNIT |
|--------------------|----------------------------|------------------------------------------------------------------------------------|-------|------|
|                    |                            | TLV3604 Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>          | ±1500 |      |
| V <sub>(ESD)</sub> | Electrostatic<br>discharge | TLV3605, TLV3607 Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2000 | V    |
|                    | 5                          | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup>     | ±1000 |      |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standaed ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                                                           | MIN                  | MAX                    | UNIT |
|-----------------------------------------------------------|----------------------|------------------------|------|
| Input Supply Voltage: V <sub>CCI</sub> – V <sub>EE</sub>  | 2.4                  | 5.5                    | V    |
| Output Supply Voltage: V <sub>CCO</sub> – V <sub>EE</sub> | 2.4                  | 5.5                    | V    |
| Input Voltage Range (IN+, IN–)                            | $V_{EE} - 0.3$       | V <sub>CCI</sub> + 0.3 | V    |
| Shutdown Enable (SHDN)                                    | $V_{EE} - 0.3$       | V <sub>CCO</sub> + 0.3 | V    |
| Latch and Hysteresis Control (IE/HYS)                     | V <sub>EE</sub> -0.3 | V <sub>CCO</sub> + 0.3 | V    |
| Ambient temperature, T <sub>A</sub>                       | -40                  | 125                    | °C   |

#### TLV3604, TLV3605, TLV3607 SNOSDA2E – AUGUST 2020 – REVISED JULY 2023



### 6.4 Thermal Information

|                             |                                              | TLV3604    | TLV3605    | TLV3607    |      |
|-----------------------------|----------------------------------------------|------------|------------|------------|------|
|                             | THERMAL METRIC                               | DCK (SC70) | RVK (WQFN) | RTE (WQFN) | UNIT |
|                             |                                              | 6 PINS     | 12 PINS    | 16 PINS    |      |
| $R_{\theta JA}$             | Junction-to-ambient thermal resistance       | 170.3      | 85.8       | 72.1       | °C/W |
| R <sub>θ</sub><br>JC(top)   | Junction-to-case (top) thermal resistance    | 134.5      | 71.6       | 53.8       | °C/W |
| R <sub>θ</sub><br>JC(bottom | Junction-to-case (bottom) thermal resistance | N/A        | 15.1       | 35.7       | °C/W |
| $R_{\theta JB}$             | Junction-to-board thermal resistance         | 63.3       | 52.7       | 45.9       | °C/W |
| Ψυτ                         | Junction-to-top characterization parameter   | 43.7       | 4.1        | 2.1        | °C/W |
| $\Psi_{JB}$                 | Junction-to-board characterization parameter | 63.1       | 52.7       | 45.9       | °C/W |



## 6.5 Electrical Characteristics ( $V_{CCI} = V_{CCO} = 2.5 \text{ V to 5 V}$ )

 $V_{CCI} = V_{CCO} = 2.5$  to 5 V,  $V_{EE} = 0$  V,  $V_{CM} = V_{EE} + 300$  mV,  $R_{LOAD} = 100 \Omega$ ,  $C_L = 1$  pF probe capacitance, typical at  $T_A = 25^{\circ}C$  (unless otherwise noted).

| F                               | PARAMETER                                                | TEST CONDITIONS                                                                                                                                                                              | MIN                   | TYP  | MAX                    | UNIT |
|---------------------------------|----------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|------|------------------------|------|
| DC Input Characteri             | stics                                                    |                                                                                                                                                                                              |                       |      |                        |      |
| V <sub>IO</sub> <sup>(1)</sup>  | Input offset voltage                                     | $V_{CCI} = V_{CCO} = 2.5 \text{ V and } 5 \text{ V}$<br>$T_A = -40^{\circ}\text{C} \text{ to } +125^{\circ}\text{C}$                                                                         | -5                    | ±0.5 | 5                      | mV   |
| V <sub>CM</sub>                 | Input common mode voltage range                          | $V_{CCI} = V_{CCO} = 2.5 \text{ V} \text{ and } 5 \text{ V}$<br>$T_A = -40^{\circ}\text{C} \text{ to } +125^{\circ}\text{C}$                                                                 | V <sub>EE</sub> - 0.2 |      | V <sub>CCI</sub> + 0.2 | V    |
| V <sub>HYST</sub>               | Input hysteresis voltage                                 |                                                                                                                                                                                              |                       | 0    |                        | mV   |
| C <sub>IN</sub>                 | Input capacitance                                        |                                                                                                                                                                                              |                       | 1    |                        | pF   |
| R <sub>DM</sub>                 | Input differential mode resistance                       |                                                                                                                                                                                              |                       | 67   |                        | kΩ   |
| R <sub>CM</sub>                 | Input common mode resistance                             |                                                                                                                                                                                              |                       | 5    |                        | MΩ   |
| В                               | Input bias current                                       | $V_{CCI} = V_{CCO} = 2.5 \text{ V} \text{ and } 5 \text{ V}$<br>$T_A = -40^{\circ}\text{C} \text{ to } +125^{\circ}\text{C}$                                                                 | -5                    | -1   | 5                      | uA   |
| os                              | Input offset current                                     | $V_{CCI} = V_{CCO} = 2.5 \text{ V} \text{ and } 5 \text{ V}$<br>T <sub>A</sub> = -40°C to +125°C                                                                                             | -1                    |      | 1                      | uA   |
| CMRR <sup>(1)</sup>             | Common-mode rejection ratio                              | $ \begin{array}{l} V_{CCI} = V_{CCO} = 2.5 \ V \ \text{and} \ 5 \ V \\ V_{CM} = V_{EE} - 0.2 V \ \text{to} \ V_{CCI} + 0.2 V, \\ T_A = -40^\circ C \ \text{to} \ + 125^\circ C \end{array} $ | 50                    | 80   |                        | dB   |
| PSRR <sup>(1)</sup>             | Power-supply rejection ratio                             | $V_{CCI} = V_{CCO} = 2.5 \text{ V to 5 V},$<br>$T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$                                                                                          | 55                    | 80   |                        | dB   |
| DC Output Characte              | eristics                                                 |                                                                                                                                                                                              |                       |      |                        |      |
| V <sub>OCM</sub>                | Output common mode voltage                               | $V_{CCI} = V_{CCO} = 2.5 \text{ V and } 5 \text{ V}$<br>$T_A = -40^{\circ}\text{C} \text{ to } +125^{\circ}\text{C}$                                                                         | 1.125                 | 1.2  | 1.375                  | V    |
| ΔV <sub>OCM</sub>               | Output common mode voltage mismatch                      | $V_{CCI} = V_{CCO} = 2.5 \text{ V} \text{ and } 5 \text{ V}$<br>$T_A = -40^{\circ}\text{C} \text{ to } +125^{\circ}\text{C}$                                                                 |                       |      | 50                     | mV   |
| V <sub>OCM_PP</sub>             | Peak-to-Peak output common<br>mode voltage               |                                                                                                                                                                                              |                       | 20   |                        | mVpp |
| V <sub>OD</sub>                 | Differential output voltage                              | $V_{CCI} = V_{CCO} = 2.5 \text{ V} \text{ and } 5 \text{ V}$<br>$T_A = -40^{\circ}\text{C} \text{ to } +125^{\circ}\text{C}$                                                                 | 250                   | 350  | 450                    | mV   |
| ΔV <sub>OD</sub>                | Differential output voltage<br>mismatch                  | V <sub>CCI</sub> = V <sub>CCO</sub> = 2.5 V and 5 V<br>T <sub>A</sub> = −40°C to +125°C                                                                                                      |                       |      | 10                     | mV   |
| Power Supply                    |                                                          | -                                                                                                                                                                                            | •                     |      | ·                      |      |
| I <sub>CC</sub> (TLV3604)       | Total quiescent current                                  | V <sub>CCI</sub> = V <sub>CCO</sub> = 2.5 V and 5 V<br>T <sub>A</sub> = −40°C to +125°C                                                                                                      |                       | 12.1 | 16.5                   | mA   |
| I <sub>CCI</sub> (TLV3605)      | Input stage quiescent current                            | $V_{CCI} = V_{CCO} = 2.5 \text{ V} \text{ and } 5 \text{ V}$<br>$T_A = -40^{\circ}\text{C} \text{ to } +125^{\circ}\text{C}$                                                                 |                       | 7.5  | 10.5                   | mA   |
| I <sub>CCO</sub> (TLV3605)      | Output stage quiescent current                           | $V_{CCI} = V_{CCO} = 2.5 \text{ V} \text{ and } 5 \text{ V}$<br>$T_A = -40^{\circ}\text{C} \text{ to } +125^{\circ}\text{C}$                                                                 |                       | 5.2  | 7.0                    | mA   |
| I <sub>CCI</sub> (TLV3607)      | Input stage quiescent current per<br>channel             | $V_{CCI} = V_{CCO} = 2.5 \text{ V} \text{ and } 5 \text{ V}$<br>$T_A = -40^{\circ}\text{C} \text{ to } +125^{\circ}\text{C}$                                                                 |                       | 7.5  | 10.5                   | mA   |
| I <sub>CCO</sub> (TLV3607)      | Output stage quiescent current<br>per channel            | $V_{CCI} = V_{CCO} = 2.5 \text{ V} \text{ and } 5 \text{ V}$<br>$T_A = -40^{\circ}\text{C} \text{ to } +125^{\circ}\text{C}$                                                                 |                       | 5.2  | 7.0                    | mA   |
| AC Characteristics              |                                                          |                                                                                                                                                                                              |                       |      |                        |      |
| <sup>t</sup> PD                 | Propagation delay                                        | V <sub>OVERDRIVE</sub> = V <sub>UNDERDRIVE</sub> = 50mV, 50 MHz<br>Squarewave                                                                                                                |                       | 800  |                        | ps   |
| t <sub>PD</sub> (TLV3607 only)  | Propagation delay                                        | V <sub>OVERDRIVE</sub> = V <sub>UNDERDRIVE</sub> = 50mV, 50 MHz<br>Squarewave                                                                                                                |                       | 875  |                        | ps   |
| <sup>t</sup> PD_SKEW            | Propagation delay skew                                   | V <sub>OVERDRIVE</sub> = V <sub>UNDERDRIVE</sub> = 50mV, 50 MHz<br>Squarewave                                                                                                                |                       | 40   |                        | ps   |
| ∆t <sub>PD</sub> (TLV3607 only) | Channel-to-channel propagation delay skew <sup>(2)</sup> | V <sub>OVERDRIVE</sub> = V <sub>UNDERDRIVE</sub> = 50mV, 50 MHz<br>Squarewave                                                                                                                |                       | 10   |                        | ps   |
| CM_DISPERSION                   | Common dispersion                                        | $V_{CM}$ varied from $V_{EE}$ to $V_{CCI}$                                                                                                                                                   |                       | 200  |                        | ps   |
| OD_DISPERSION                   | Overdrive dispersion                                     | Overdrive varied from 10 mV to 250 mV                                                                                                                                                        |                       | 350  |                        | ps   |
| t <sub>UD_DISPERSION</sub>      | Underdrive dispersion                                    | Underdrive varied from 10mV to 250 mV                                                                                                                                                        |                       | 200  |                        | ps   |
| t <sub>R</sub>                  | Rise time                                                | 20% to 80%                                                                                                                                                                                   |                       | 350  |                        | ps   |
| t <sub>F</sub>                  | Fall time                                                | 80% to 20%                                                                                                                                                                                   |                       | 350  |                        | ps   |



## 6.5 Electrical Characteristics ( $V_{CCI} = V_{CCO} = 2.5 \text{ V to 5 V}$ ) (continued)

 $V_{CCI} = V_{CCO} = 2.5$  to 5 V,  $V_{EE} = 0$  V,  $V_{CM} = V_{EE} + 300$  mV,  $R_{LOAD} = 100 \Omega$ ,  $C_L = 1$  pF probe capacitance, typical at  $T_A = 25^{\circ}C$  (unless otherwise noted).

|                                       | PARAMETER                                                     | TEST CONDITIONS                                                                                                                                                 | MIN TYP | MAX  | UNIT |
|---------------------------------------|---------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------|------|
| TOGGLE                                | Input toggle frequency                                        | V <sub>IN</sub> = 200 mV <sub>PP</sub> Sine Wave, 50% Output swing                                                                                              | 1.5     |      | GHz  |
| TR                                    | Toggle rate                                                   | V <sub>IN</sub> = 200 mV <sub>PP</sub> Sine Wave, 50% Output swing                                                                                              | 3.0     |      | Gbps |
| T <sub>TOGGLE</sub> (TLV3607<br>only) | Input toggle frequency                                        | $V_{IN}$ = 200 mV <sub>PP</sub> Sine Wave, 50% Output swing                                                                                                     | 1.2     |      | GHz  |
| TR (TLV3607 only)                     | Toggle rate                                                   | V <sub>IN</sub> = 200 mV <sub>PP</sub> Sine Wave, 50% Output swing                                                                                              | 2.4     |      | Gbps |
| PulseWidth                            | Minimum allowed input pulse width                             | V <sub>OVERDRIVE</sub> = V <sub>UNDERDRIVE</sub> = 50mV<br>PW <sub>OUT</sub> = 90% of PW <sub>IN</sub>                                                          | 600     |      | ps   |
| atching/Adjustabl                     | e Hysteresis (TLV3605 and TLV36                               | 607)                                                                                                                                                            |         |      |      |
| / <sub>HYST</sub>                     | Input hysteresis voltage                                      | R <sub>HYST</sub> = Floating                                                                                                                                    | 0       |      | mV   |
| / <sub>HYST</sub>                     | Input hysteresis voltage                                      | R <sub>HYST</sub> = 150 kΩ                                                                                                                                      | 30      |      | mV   |
| / <sub>HYST</sub>                     | Input hysteresis voltage                                      | R <sub>HYST</sub> = 56 kΩ                                                                                                                                       | 60      |      | mV   |
| /IH_LE                                | LE pin input high level                                       | $V_{CCI} = V_{CCO} = 2.5 \text{ V} \text{ and } 5 \text{ V}$<br>$T_A = -40^{\circ}\text{C} \text{ to } +125^{\circ}\text{C}$                                    | 1.5     |      | V    |
| /IL_LE                                | LE pin input low level                                        | $V_{CCI} = V_{CCO} = 2.5 \text{ V and } 5 \text{ V}$<br>$T_A = -40^{\circ}\text{C} \text{ to } +125^{\circ}\text{C}$                                            |         | 0.35 | V    |
| IH_LE                                 | LE pin input leakage current                                  | $V_{LE} = V_{CCO}$<br>$T_A = -40^{\circ}C$ to +125°C                                                                                                            |         | 3.5  | uA   |
| IL_LE                                 | LE pin input leakage current                                  | $V_{LE} = V_{EE},$<br>$T_A = -40^{\circ}C \text{ to } +125^{\circ}C$                                                                                            |         | 40   | uA   |
| SETUP                                 | Latch setup time                                              |                                                                                                                                                                 | -3      |      | ns   |
| HOLD                                  | Latch hold time                                               |                                                                                                                                                                 | 6       |      | ns   |
| PL                                    | Latch to Q and $\overline{Q}$ delay                           |                                                                                                                                                                 | 4       |      | ns   |
| Shutdown Characte                     | eristics (TLV3605 and TLV3607)                                |                                                                                                                                                                 |         |      |      |
| /IH_SD                                | SHDN pin input high level                                     | $V_{CCI} = V_{CCO} = 2.5 \text{ V and } 5 \text{ V}$<br>$T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$                                                    | 1.5     |      | V    |
| / <sub>IL_SD</sub>                    | SHDN pin input low level                                      | $V_{CCI} = V_{CCO} = 2.5 \text{ V and } 5 \text{ V}$<br>$T_A = -40^{\circ}\text{C} \text{ to } +125^{\circ}\text{C}$                                            |         | 0.4  | V    |
| IH_SD                                 | SHDN pin input leakage current                                | $ \begin{array}{l} V_{CCI} = V_{CCO} = 2.5 \ V \ \text{and} \ 5 \ V \\ V_{SD} = V_{CCO}, \\ T_A = -40^\circ C \ to \ +125^\circ C \end{array} $                 |         | 2    | uA   |
| IL_SD                                 | SHDN pin input leakage current                                | $\begin{split} V_{CCI} = V_{CCO} &= 2.5 \text{ V and } 5 \text{ V} \\ V_{SD} &= V_{EE}, \\ T_A &= -40^\circ\text{C} \text{ to } +125^\circ\text{C} \end{split}$ |         | 30   | uA   |
| CCI_SD                                | Input stage quiescent current per<br>channel in Shutdown mode | $V_{CCI} = V_{CCO} = 2.5 \text{ V} \text{ and } 5 \text{ V}$<br>$T_A = -40^{\circ}\text{C} \text{ to } +125^{\circ}\text{C}$                                    |         | 1.5  | mA   |
| CCO_SD                                | Output stage quiescent current per channel in Shutdown mode   | $V_{CCI} = V_{CCO} = 2.5 \text{ V} \text{ and } 5 \text{ V}$<br>$T_A = -40^{\circ}\text{C} \text{ to } +125^{\circ}\text{C}$                                    |         | 100  | uA   |
| SLEEP                                 | Sleep time from Active to Shutdown mode                       | 10% output swing                                                                                                                                                | 8       |      | ns   |
| WAKEUP                                | Wake up time from Shutdown mode                               | V <sub>OD</sub> = 50 mV, output valid                                                                                                                           | 100     |      | ns   |

(1) For TLV3605 and TLV3607, the V<sub>IO</sub> is tested with  $R_{HYST}$  = 150 K $\Omega$ 

(2) Differential propagation delay is defined as the larger of the two:

 $\Delta tPDLH = tPDLH(MAX) - tPDLH(MIN)$ 

 $\Delta tPDHL = tPDHL(MAX) - tPDHL(MIN)$ 

where (MAX) and (MIN) denote the maximum and minimum values of a given measurement across the different comparator channels.



## **6.6 Typical Characteristics**



At  $T_A = 25^{\circ}$ C,  $V_{CCI}/V_{CCO} = 2.5$  V to 5.0 V,  $V_{CM} = 0.3$ V, and input overdrive/underdrive = 50 mV unless otherwise noted.



## 6.6 Typical Characteristics (continued)

At T<sub>A</sub> = 25°C, V<sub>CCI</sub>/V<sub>CCO</sub> = 2.5 V to 5.0 V, V<sub>CM</sub> = 0.3V, and input overdrive/underdrive = 50 mV unless otherwise noted.





## 6.6 Typical Characteristics (continued)

At T<sub>A</sub> = 25°C, V<sub>CCI</sub>/V<sub>CCO</sub> = 2.5 V to 5.0 V, V<sub>CM</sub> = 0.3V, and input overdrive/underdrive = 50 mV unless otherwise noted.





## 6.6 Typical Characteristics (continued)

At T<sub>A</sub> = 25°C, V<sub>CCI</sub>/V<sub>CCO</sub> = 2.5 V to 5.0 V, V<sub>CM</sub> = 0.3V, and input overdrive/underdrive = 50 mV unless otherwise noted.





## 7 Detailed Description

### 7.1 Overview

The TLV3604 and TLV3605 are 800-ps, high-speed comparators with LVDS outputs and rail-to-rail inputs. These features, along with an operating voltage range of 2.4 V to 5.5 V and a high toggle frequency of 3 Gbps, make the TLV3604 and TLV3605 well suited for LIDAR, clock and data recovery applications, and test and measurement systems.

### 7.2 Functional Block Diagram



### 7.3 Feature Description

The TLV3604 and TLV3605 (single channel) and TLV3607 (dual channel) are high-speed comparators with railto-rail inputs and LVDS outputs. The rail-to-rail input stage is capable of operating up to 200 mV beyond each power supply rail with minimal input offset. The TLV3605 (single) and TLV3607 (dual) have similar performance as the TLV3604 while providing adjustable hysteresis, latching function, and shutdown mode.

### 7.4 Device Functional Modes

The TLV3604 has a single functional mode and is operational when the power supply voltage is greater than the minimum operating voltage. On the other hand, the TLV3605 and TLV3607 have an active and shutdown mode. The TLV3605 and TLV3607 are in shutdown mode when the SHDN pin is logic low. To allow for easy interface with 1.8V FPGAs and CPUs, the SHDN pin is 1.8 V logic compliant and independent of the comparator power supply.

#### 7.4.1 Rail-to-Rail Inputs

The TLV3604, TLV3605, and TLV3607 feature input stages capable of operating 200mV below or above the power supply rails, allowing for zero cross detection and maximizing input dynamic range. With low input offset voltage, the comparators improve system performance in high sensitivity signal detection.

### 7.4.2 LVDS Output

The TLV3604, TLV3605, and TLV3607 outputs are LVDS compliant. When the input of the downstream device is terminated with a 100  $\Omega$  resistor, it provides a ±350 mV LVDS swing. Fully differential outputs enable fast digital toggling and reduce EMI compared to single-ended output standards.



### 8 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

### 8.1 Application Information

The TLV3604, TLV3605, and TLV3607 comparators feature rail-to-rail inputs and a LVDS output stage that is well-suited for high speed applications that require low power consumption. The 800 ps propagation delay of the comparators improve performance and extend the range for applications involving optical reception, triggers for test and measurement systems, and transceivers that require a high speed signal to be carried over a certain distance.

#### 8.1.1 Comparator Inputs

The TLV3604, TLV3605, and TLV3607 are rail-to-rail input comparators, with an input common-mode range that exceeds the supply rails by 200 mV for both positive and negative supplies.

#### 8.1.2 Capacitive Loads

Under reasonable capacitive loads, the device maintains specified propagation delay. However, excessive capacitive loading under high switching frequencies may increase supply current, propagation delay, or induce decreased slew rate.

#### 8.1.3 Latch Functionality

The latch pin for the TLV3605 and TLV3607 holds the output state of the device when the voltage at the LEB/ HYST pin is less than 800mV above  $V_{EE}$ . This is particularly useful when the output state is intended to remain unchanged. An important consideration of the latch functionality is the latch hold time. Latch hold time is the minimum time (after the latch pin is asserted) required for properly latching the comparator output.



Figure 8-1. Valid Latch Diagram



Likewise, latch setup time is defined as the time that the input must be stable before the latch pin is asserted low. The figure above illustrates when the input can transition for a valid latch. Note that the typical setup time in the EC table is negative; this is due to the internal trace delays of the LEB/HYST pin relative to the input pin trace delays.

A small delay in the output response is shown below when the TLV3605 and TLV3607 exits a latched output stage.



Figure 8-2. Latch Disable with Input Change

#### 8.1.4 Adjustable Hysteresis

As a result of a comparator's high open loop gain, there is a small band of input differential voltage where the output can toggle back and forth between "logic high" and "logic low" states. This can cause design challenges for inputs with slow rise and fall times or systems with excessive noise.

These challenges can be overcome by adding hysteresis to the comparator. Since the TLV3604 does not have internal hysteresis, external hysteresis can be applied in the form of a positive feedback loop that adjusts the trip point of the comparator depending on its current output state. See the Typical Application section for more details.

The TLV3605 and TLV3607 on the other hand has a LEB/HYST pin that can be used to increase the internal hysteresis of the comparator. In order to change the internal hysteresis of the TLV3605 and TLV3607, connect a single resistor as shown in the adjusting hysteresis figure between the LEB/HYST pin and VEE. A curve of hysteresis versus resistance is provided below to provide guidance in setting the desired amount of hysteresis.



Figure 8-3. Adjusting Hysteresis with an External Resistor (R)





Figure 8-4.  $V_{HYST}$  (mV) vs  $R_{HYST}$  (k $\Omega$ ),  $V_{CC}$  = 3.3V

## 8.2 Typical Application

### 8.2.1 Non-Inverting Comparator With Hysteresis

A way to implement external hysteresis to the TLV3604 is to add two resistors to the circuit: one in series between the reference voltage and the inverting pin, and another from the inverting pin to one of the differential output pins.



Figure 8-5. Non-Inverting Comparator with Hysteresis Circuit

### 8.2.1.1 Design Requirements

| Table 8-1. Design Parameters |        |  |  |  |  |  |  |
|------------------------------|--------|--|--|--|--|--|--|
| PARAMETER                    | VALUE  |  |  |  |  |  |  |
| V <sub>HYS</sub>             | 20mV   |  |  |  |  |  |  |
| V <sub>REF</sub>             | 5V     |  |  |  |  |  |  |
| V <sub>T1</sub>              | 3.6V   |  |  |  |  |  |  |
| V <sub>T2</sub>              | 3.4V   |  |  |  |  |  |  |
| Q                            | 1.375V |  |  |  |  |  |  |
| Q                            | 1.025V |  |  |  |  |  |  |



(5)

#### 8.2.1.2 Detailed Design Procedure

First, create an equation for V<sub>T</sub> that covers both output voltages when the output is high or low.

$$V_{\text{INN}_{\text{LOW}}} = V_{\text{REF}} - (V_{\text{REF}} - V_{\text{OL}}) \times R_1 / (R_1 + R_2)$$
(1)

$$V_{\text{INN HI}} = V_{\text{REF}} - (V_{\text{REF}} - V_{\text{OH}}) \times R_1 / (R_1 + R_2)$$
(2)

The hysteresis voltage in this network is equal to the difference in the two threshold voltage equations.

$$V_{HYS} = V_{INN\_HI} - V_{INN\_LOW}$$
(3)

After simplifying: 
$$V_{HYS} = (V_{OH} - V_{OL}) \times R_1 / (R_1 + R_2)$$
 (4)

Since input bias is typically 1  $\mu$ A, it is best to choose a value for R<sub>1</sub> and then solve for the required R<sub>2</sub> to provided the needed amount of hysteresis. In this example, a value of 500  $\Omega$  was selected to minimize the impact of input bias current on circuit offset voltage. Solving for R<sub>2</sub> provides the equation below. Note that VOD is 350 mV from the EC Table.

$$R_2 = R_1 x (V_{OD} - V_{HYS}) / V_{HYS}$$

VREF can now be solved for using the equation for VINN\_LOW or VINN\_HI. IN this example, VINN\_HI was chosen.

$$V_{REF} = (V_{INN HI} - k x V_{OH}) / (1 - k) \text{ where } k = R_1 / (R_1 + R_2)$$
(6)

The external hysteresis design is now complete with R<sub>1</sub> = 500  $\Omega$ , R<sub>2</sub> = 8.25 k $\Omega$ , V<sub>REF</sub> = 2.8 V.

#### 8.2.1.3 Application Performance Plots



Figure 8-6. Hysteresis Curve for LVDS Comparator

#### 8.2.2 Optical Receiver

The TLV3604, TLV3605, and TLV3607 can be used in conjunction with a high performance amplifier such as the OPA855 to create an optical receiver as shown in the Figure 8-7. The photo diode is connected to a bias voltage and is being driven with a pulsed laser. The OPA855 takes the current conducting through the diode and translates it into a voltage for a high speed comparator to detect. The TLV3604, TLV3605, and TLV3607 will then output the proper LVDS signal according to the threshold set (V<sub>RFF2</sub>).





Figure 8-7. Optical Receiver



#### 8.2.3 Logic Clock Source to LVDS Transceiver

The Figure 8-8 shows a logic clock source being terminated and driven with the TLV3604, TLV3605, and TLV3607 across a CAT6 Cable to receive an equivalent LVDS clock signal at the receiver end.



Figure 8-8. LVDS Clock Transceiver

#### 8.2.4 External Trigger Function for Oscilloscopes

Figure 8-9 is a typical configuration for creating an external trigger on oscilliscopes. The user adjusts the trigger level, and a DAC converts this trigger level to a voltage the TLV360x can use as a reference. The input voltage from an oscilloscope channel is then compared to the trigger reference voltage, and the TLV3604, TLV3605, and TLV3607 sends an LVDS signal to a downstream FPGA to begin a capture.



Figure 8-9. External Trigger Function

### 9 Power Supply Recommendations

The TLV3604, TLV3605, and TLV3607 are recommended for operation from 2.4 V to 5.5 V. One benefit of the TLV3605 and TLV3607 is that the comparator has separate input and output supply pins (VCCI and VCCO). This provides a system designer the flexibility of powering the input stage with a higher supply voltage such as 5V to maximize the dynamic range of the input while powering the output stage with a 2.5V supply to save power. Regardless of the VCCO supply voltage, the control pins such as LEB and SHDNB are 1.8V logic compliant.



## 10 Layout

## 10.1 Layout Guidelines

Comparators are very sensitive to input noise. For best results, adhere to the following layout guidelines.

- 1. Use a printed-circuit-board (PCB) with a good, unbroken, low-inductance ground plane. Proper grounding (use of a ground plane) helps maintain specified device performance and input/output trace impedances.
- 2. To minimize supply noise, place a decoupling capacitor (0.1-µF ceramic, surface-mount capacitor) directly between VCCI/VCCO and VEE.
- 3. On the inputs and outputs, utilize matched trace lengths to minimize timing skew. Also, minimize trace lengths and maximize ground pour spacings around the input and output traces to limit parasitic capacitance.
- 4. Solder the device directly to the PCB rather than using a socket.
- 5. For slow-moving input signals, take care to prevent parasitic feedback. A small capacitor (1000 pF or less) placed between the inputs can help eliminate oscillations in the transition region. This capacitor causes minimal degradation to propagation delay when source impedance is low.
- 6. Use a 100  $\Omega$  termination resistor across the device's LVDS outputs.
- 7. Use higher performance substrate materials such as Rogers or High-Speed FR4.
- 8. PCB signal layers from the TLV3604EVM are shown for reference.

### 10.2 Layout Example

Figure 10-1 shows the 4 layer PCB signal routing for the TLV3604EVM as an example for how layout on this device can be done.









## 11 Device and Documentation Support

#### **11.1 Device Support**

### 11.1.1 Development Support

LIDAR Pulsed Time of Flight Reference Design

### **11.2 Receiving Notification of Documentation Updates**

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### **11.3 Support Resources**

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

### 11.4 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments. All trademarks are the property of their respective owners.

#### 11.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 11.6 Glossary

TI Glossary This glossary lists and explains terms, acronyms, and definitions.

### 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



## PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty |              | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing            |      | QLY            | (2)          | (6)                           | (3)                |              | (4/5)          |         |
| TLV3604DCKR      | ACTIVE | SC70         | DCK                | 6    | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | 1HF            | Samples |
| TLV3604DCKT      | ACTIVE | SC70         | DCK                | 6    | 250            | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | 1HF            | Samples |
| TLV3605RVKR      | ACTIVE | WQFN         | RVK                | 12   | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | 3605           | Samples |
| TLV3605RVKT      | ACTIVE | WQFN         | RVK                | 12   | 250            | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | 3605           | Samples |
| TLV3607RTER      | ACTIVE | WQFN         | RTE                | 16   | 5000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | TL3607         | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.



www.ti.com

## PACKAGE OPTION ADDENDUM

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



Texas

STRUMENTS

## TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nomina |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                     | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TLV3604DCKR                | SC70            | DCK                | 6  | 3000 | 180.0                    | 8.4                      | 2.47       | 2.3        | 1.25       | 4.0        | 8.0       | Q3               |
| TLV3604DCKT                | SC70            | DCK                | 6  | 250  | 180.0                    | 8.4                      | 2.47       | 2.3        | 1.25       | 4.0        | 8.0       | Q3               |
| TLV3605RVKR                | WQFN            | RVK                | 12 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TLV3605RVKT                | WQFN            | RVK                | 12 | 250  | 180.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TLV3607RTER                | WQFN            | RTE                | 16 | 5000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |



www.ti.com

## PACKAGE MATERIALS INFORMATION

7-Oct-2023



| *All dimensions are nominal | *All | dimensions | are | nominal |
|-----------------------------|------|------------|-----|---------|
|-----------------------------|------|------------|-----|---------|

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TLV3604DCKR | SC70         | DCK             | 6    | 3000 | 183.0       | 183.0      | 20.0        |
| TLV3604DCKT | SC70         | DCK             | 6    | 250  | 183.0       | 183.0      | 20.0        |
| TLV3605RVKR | WQFN         | RVK             | 12   | 3000 | 367.0       | 367.0      | 35.0        |
| TLV3605RVKT | WQFN         | RVK             | 12   | 250  | 210.0       | 185.0      | 35.0        |
| TLV3607RTER | WQFN         | RTE             | 16   | 5000 | 367.0       | 367.0      | 35.0        |

# **DCK0006A**



# **PACKAGE OUTLINE**

## SOT - 1.1 max height

SMALL OUTLINE TRANSISTOR



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
   This drawing is subject to change without notice.
   Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side.
   Falls within JEDEC MO-203 variation AB.



## **DCK0006A**

# **EXAMPLE BOARD LAYOUT**

## SOT - 1.1 max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

5. Publication IPC-7351 may have alternate designs.

6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



## **DCK0006A**

# **EXAMPLE STENCIL DESIGN**

## SOT - 1.1 max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

8. Board assembly site may have different recommendations for stencil design.



<sup>7.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

# **RTE 16**

3 x 3, 0.5 mm pitch

# **GENERIC PACKAGE VIEW**

## WQFN - 0.8 mm max height

PLASTIC QUAD FLATPACK - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





# **RTE0016C**



## **PACKAGE OUTLINE**

## WQFN - 0.8 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



# **RTE0016C**

# **EXAMPLE BOARD LAYOUT**

## WQFN - 0.8 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



 This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



# **RTE0016C**

# **EXAMPLE STENCIL DESIGN**

## WQFN - 0.8 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



## **MECHANICAL DATA**



- - B. This drawing is subject to change without notice.
  - Quad Flatpack, No-leads (QFN) package configuration. C.
  - The package thermal pad must be soldered to the board for thermal and mechanical performance. D.
  - See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. Ε.
  - F. Falls within JEDEC MO-220.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated