SN74AVC4T245 SCES576H - JUNE 2004 - REVISED MARCH 2024 ## SN74AVC4T245 Dual-Bit Bus Transceiver with Configurable Voltage Translation and 3-State Outputs #### 1 Features - Control inputs V<sub>IH</sub>/V<sub>IL</sub> levels are referenced to - Fully configurable dual-rail design allows each port to operate over the full 1.2V to 3.6V power-supply range - I/Os Are 4.6V tolerant - I<sub>off</sub> supports partial power-down-mode operation - Maximum data rates: - 380Mbps (1.8V to 3.3V translation) - 200Mbps (< 1.8V to 3.3V translation)</li> - 200Mbps (translate to 2.5V or 1.8V) - 150Mbps (translate to 1.5V) - 100Mbps (translate to 1.2V) - Latch-up performance exceeds 100mA per JESD 78. Class II - ESD protection exceeds JESD 22: - 8000V Human-Body Model (A114-A) - 150V Machine Model (A115-A) - 1000V Charged-Device Model (C101) ## 2 Applications - Personal electronics - Industrial - Enterprise - Telecom #### 3 Description This 4-bit noninverting bus transceiver uses two separate configurable power-supply rails. The A port is designed to track $V_{\text{CCA}}.\ V_{\text{CCA}}$ accepts any supply voltage from 1.2V to 3.6V. The B port is designed to track V<sub>CCB</sub>. V<sub>CCB</sub> accepts any supply voltage from 1.2V to 3.6V. The SN74AVC4T245 is optimized to operate with $V_{CCA}/V_{CCB}$ set at 1.4V to 3.6V. It is operational with $V_{\text{CCA}}/V_{\text{CCB}}$ as low as 1.2V. This allows for universal low-voltage bidirectional translation between any of the 1.2V, 1.5V, 1.8V, 2.5V, and 3.3V voltage nodes. SN74AVC4T245 device is designed for asynchronous communication between two data buses. The logic levels of the direction-control (DIR) input and the output-enable (OE) input activate either the B-port outputs or the A-port outputs or place both output ports into the high-impedance mode. The device transmits data from the A bus to the B bus when the B-port outputs are activated, and from the B bus to the A bus when the A-port outputs are activated. The input circuitry on both A and B ports is always active and must have a logic HIGH or LOW level applied to prevent excess I<sub>CC</sub> and I<sub>CC7</sub>. The SN74AVC4T245 device is designed so that V<sub>CCA</sub> supplies the control pins (1DIR, 2DIR, 1 $\overline{OE}$ , and 2 OE). This device is fully specified for partial-power-down applications using Ioff. The Ioff circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down. The V<sub>CC</sub> isolation feature is designed so that if either V<sub>CC</sub> input is at GND, then both ports are in the highimpedance state. To put the device in the high-impedance state during power up or power down, tie $\overline{OE}$ to $V_{CC}$ through a pullup resistor; the current-sinking capability of the driver determines the minimum value of the resistor. #### **Package Information** | PART NUMBER | PACKAGE <sup>(1)</sup> | PACKAGE SIZE(2) | |--------------|------------------------|-----------------| | | D (SOIC, 16) | 9.9mm × 6mm | | | DGV (TVSOP, 16) | 3.6mm × 6.4mm | | | PW (TSSOP, 16) | 5mm × 6.4mm | | SN74AVC4T245 | RGY (WQFN, 16) | 4mm × 3.5mm | | | RSV (UQFN, 16) | 2.6mm × 1.8mm | | | BQB (WQFN, 16) | 3.5mm × 2.5mm | | | DYY (SOT, 16) | 4.2mm × 2mm | - For more information, see Section 11. (1) - (2) The package size (length × width) is a nominal value and includes pins, where applicable. Logic Diagram (Positive Logic) for 1/2 of SN74AVC4T245 ### **Table of Contents** | 1 Features1 | 7.1 Overview | 14 | |-------------------------------------------------------------------|-----------------------------------------------------|----| | 2 Applications 1 | 7.2 Functional Block Diagram | 14 | | 3 Description1 | 7.3 Feature Description | | | 4 Pin Configuration and Functions3 | 7.4 Device Functional Modes | 15 | | 5 Specifications5 | 8 Application and Implementation | 16 | | 5.1 Absolute Maximum Ratings5 | 8.1 Application Information | 16 | | 5.2 ESD Ratings5 | 8.2 Typical Application | 16 | | 5.3 Recommended Operating Conditions6 | 8.3 Power Supply Recommendations | 17 | | 5.4 Thermal Information7 | 8.4 Layout | 18 | | 5.5 Electrical Characteristics8 | 9 Device and Documentation Support | 19 | | 5.6 Operating Characteristics9 | 9.1 Receiving Notification of Documentation Updates | 19 | | 5.7 Switching Characteristics: V <sub>CCA</sub> = 1.2V9 | 9.2 Support Resources | 19 | | 5.8 Switching Characteristics: V <sub>CCA</sub> = 1.5V ± 0.1V10 | 9.3 Trademarks | 19 | | 5.9 Switching Characteristics: V <sub>CCA</sub> = 1.8V ± 0.15V10 | 9.4 Electrostatic Discharge Caution | 19 | | 5.10 Switching Characteristics: V <sub>CCA</sub> = 2.5V ± 0.2V 11 | 9.5 Glossary | 19 | | 5.11 Switching Characteristics: V <sub>CCA</sub> = 3.3V ± 0.3V 11 | 10 Revision History | 19 | | 5.12 Typical Characteristics12 | 11 Mechanical, Packaging, and Orderable | | | 6 Parameter Measurement Information13 | Information | 20 | | 7 Detailed Description14 | | | ## **4 Pin Configuration and Functions** Figure 4-1. D, DGV, or PW Package, 16-Pin SOIC, TVSOP, or PW (Top View) Figure 4-2. RGY Package, 16-Pin WQFN (Top View) Figure 4-3. RSV Package, 16-Pin UQFN (Top View) Figure 4-4. BQB/WBQB Package, 16-Pin WQFN (Transparent Top View) Figure 4-5. DYY Package, 16-Pin SOT (Top View) **Table 4-1. Pin Functions** | PIN | NO | ). | | | | | | | | | |------------------|--------------------|--------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | NAME | D, DGV,<br>PW, RGY | RSV | TYPE <sup>(1)</sup> | DESCRIPTION | | | | | | | | 1A1 | 4 | 6 | I/O | Input/output 1A1. Referenced to V <sub>CCA</sub> . | | | | | | | | 1A2 | 5 | 7 | I/O | Input/output 1A2. Referenced to V <sub>CCA</sub> . | | | | | | | | 1B1 | 13 | 15 | I/O | Input/output 1B1. Referenced to V <sub>CCB</sub> . | | | | | | | | 1B2 | 12 | 14 | I/O | Input/output 1B2. Referenced to V <sub>CCB</sub> . | | | | | | | | 1DIR | 2 | 4 | I | Direction-control input for '1' ports | | | | | | | | 1 ŌĒ | 15 | 1 | I | 3-state output-mode enables. Pull $\overline{\text{OE}}$ high to place '1' outputs in 3-state mode. Referenced to $V_{\text{CCA}}$ . | | | | | | | | 2A1 | 6 | 8 | I/O | Input/output 2A1. Referenced to V <sub>CCA</sub> . | | | | | | | | 2A2 | 7 | 9 | I/O | Input/output 2A2. Referenced to V <sub>CCA</sub> . | | | | | | | | 2B1 | 11 | 13 | I/O | Input/output 2B1. Referenced to V <sub>CCB</sub> . | | | | | | | | 2B2 | 10 | 12 | I/O | Input/output 2B2. Referenced to V <sub>CCB</sub> . | | | | | | | | 2DIR | 3 | 5 | I | Direction-control input for '2' ports | | | | | | | | 2 OE | 14 | 16 | ı | 3-state output-mode enables. Pull $\overline{\text{OE}}$ high to place '2' outputs in 3-state mode. Referenced to $V_{\text{CCA}}$ . | | | | | | | | GND | 8, 9 | 10, 11 | _ | Ground | | | | | | | | V <sub>CCA</sub> | 1 | 3 | _ | A-port power supply voltage. 1.2V ≤ V <sub>CCA</sub> ≤ 3.6V | | | | | | | | V <sub>CCB</sub> | 16 | 2 | _ | B-port power supply voltage. 1.2V ≤ V <sub>CCB</sub> ≤ 3.6V | | | | | | | (1) I = input, O = output ## **5 Specifications** ## 5.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted) | | 3 1 3 ( ) | | MIN <sup>(1)</sup> | MAX | UNIT | |--------------------------------------|---------------------------------------------------------------------------------|--------------------|--------------------|------------------------|------| | V <sub>CCA</sub><br>V <sub>CCB</sub> | Supply voltage range | | -0.5 | 4.6 | V | | | | I/O ports (A port) | -0.5 | 4.6 | | | VI | Input voltage range <sup>(2)</sup> | I/O ports (B port) | -0.5 | 4.6 | V | | | | Control inputs | -0.5 | 4.6 | | | \/ | Voltage range applied to any output in the high-impedance or | A port | -0.5 | 4.6 | V | | Vo | power-off state <sup>(2)</sup> | B port | -0.5 | 4.6 | V | | \/ | Voltage range applied to any output in the high or low state <sup>(2) (3)</sup> | A port | -0.5 | V <sub>CCA</sub> + 0.5 | V | | Vo | voltage range applied to any output in the high or low states. | B port | -0.5 | V <sub>CCB</sub> + 0.5 | V | | I <sub>IK</sub> | Input clamp current | V <sub>I</sub> < 0 | | -50 | mA | | I <sub>OK</sub> | Output clamp current | V <sub>O</sub> < 0 | | -50 | mA | | Io | Continuous output current | | | ±50 | mA | | | Continuous current through V <sub>CCA</sub> , V <sub>CCB</sub> , or GND | | | ±100 | mA | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute maximum rated conditions for extended periods may affect device reliability. - (2) The input voltage and output negative-voltage ratings may be exceeded if the input and output current ratings are observed. - (3) The output positive-voltage rating may be exceeded up to 4.6V maximum if the output current rating is observed. #### 5.2 ESD Ratings | | | | MIN | MAX | UNIT | |--------------------|--------------------------|------------------------------------------------------------------------------------------|-----|-----|------| | T <sub>stg</sub> | Storage temperature rang | je | -65 | 150 | °C | | | | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup> | | 8 | kV | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | | 1 | KV | | | | Machine model (C101) | | 150 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500V HBM allows safe manufacturing with a standard ESD control process. <sup>(2)</sup> JEDEC document JEP157 states that 250V CDM allows safe manufacturing with a standard ESD control process. ## **5.3 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted)(1) (2) (3) | | | | V <sub>CCI</sub> | V <sub>cco</sub> | MIN | MAX | UNIT | |------------------|-----------------------------|------------------------------------------------------|------------------|------------------|-------------------------|-------------------------|------| | V <sub>CCA</sub> | Supply voltage | | | | 1.2 | 3.6 | V | | V <sub>CCB</sub> | Supply voltage | | | | 1.2 | 3.6 | V | | | | | 1.2V to 1.95V | | V <sub>CCI</sub> × 0.65 | | | | $V_{IH}$ | High-level<br>input voltage | Data inputs <sup>(4)</sup> | 1.95V to 2.7V | | 1.6 | | V | | | input voltage | | 2.7V to 3.6V | | 2 | | | | | | | 1.2V to 1.95V | | | V <sub>CCI</sub> × 0.35 | | | $V_{IL}$ | Low-level input voltage | Data inputs <sup>(4)</sup> | 1.95V to 2.7V | | | 0.7 | V | | | input voltage | | 2.7V to 3.6V | | | 0.8 | | | | | | 1.2V to 1.95V | | V <sub>CCA</sub> × 0.65 | | | | $V_{IH}$ | High-level<br>input voltage | DIR (referenced to V <sub>CCA</sub> ) <sup>(5)</sup> | 1.95V to 2.7V | | 1.6 | | V | | | input voltage | (referenced to VCCA) | 2.7V to 3.6V | | 2 | | | | | | | 1.2V to 1.95V | | | V <sub>CCA</sub> × 0.35 | | | $V_{IL}$ | Low-level input voltage | DIR (referenced to V <sub>CCA</sub> ) <sup>(5)</sup> | 1.95V to 2.7V | | | 0.7 | V | | | input voltage | (referenced to VCCA) | 2.7V to 3.6V | | | 0.8 | | | VI | Input voltage | | | | 0 | 3.6 | V | | ., | 0 | Active state | | | 0 | V <sub>CCO</sub> | ., | | Vo | Output voltage | 3-state | | | 0 | 3.6 | V | | | | , | | 1.2V | | -3 | | | | | | | 1.4V to 1.6V | | -6 | | | I <sub>OH</sub> | High-level output cur | rrent | | 1.65V to 1.95V | | -8 | mA | | | | | | 2.3V to 2.7V | | -9 | | | | | | | 3V to 3.6V | | -12 | | | | | | | 1.1V to 1.2V | | 3 | | | | | | | 1.4V to 1.6V | | 6 | | | $I_{OL}$ | Low-level output cur | rent | | 1.65V to 1.95V | | 8 | mA | | | | | | 2.3V to 2.7V | | 9 | | | | | | | 3V to 3.6V | | 12 | | | Δt/Δν | Input transition rise of | or fall rate | | | | 5 | ns/V | | T <sub>A</sub> | Operating free-air te | mperature | | | -40 | 85 | °C | <sup>(1)</sup> $V_{\text{CCI}}$ is the $V_{\text{CC}}$ associated with the input port. <sup>(2)</sup> V<sub>CCO</sub> is the V<sub>CC</sub> associated with the output port. <sup>(3)</sup> All unused data inputs of the device must be held at V<sub>CCI</sub> or GND for proper device operation. Refer to the *Implications of Slow or Floating CMOS Inputs* application report. <sup>(4)</sup> For $V_{CCI}$ values not specified in the data sheet, $V_{IH}$ min = $V_{CCI} \times 0.7V$ , $V_{IL}$ max = $V_{CCI} \times 0.3V$ <sup>(5)</sup> For $V_{CCI}$ values not specified in the data sheet, $V_{IH}$ min = $V_{CCA} \times 0.7$ V, $V_{IL}$ max = $V_{CCA} \times 0.3$ V ### **5.4 Thermal Information** | | | | | SI | N74AVC4T | 245 | | | | |-----------------------|----------------------------------------------|---------|------|-------|----------|-------|------|-------|------| | | THERMAL METRIC(1) | D | BQB | DYY | DGV | PW | RGY | RSV | UNIT | | | | 16 PINS | | | | | | | | | R <sub>θJA</sub> | Junction-to-ambient thermal resistance | 85.5 | 80.8 | 163.4 | 126.0 | 101.8 | 37.5 | 146.9 | | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 46.9 | 77.9 | 90.0 | 50.8 | 37.2 | 54.5 | 53.6 | | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 43.0 | 50.7 | 93.1 | 57.7 | 60.6 | 15.6 | 75.6 | 1 | | ΨЈТ | Junction-to-top characterization parameter | 13.4 | 7.4 | 10.9 | 5.7 | 1.6 | 0.5 | 13.5 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 42.7 | 50.6 | 92.1 | 57.2 | 60.0 | 15.8 | 75.6 | | | R <sub>θJC(bot)</sub> | Junction-to-case (bottom) thermal resistance | _ | 28.4 | _ | _ | _ | 3.5 | _ | | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report (SPRA953). #### 5.5 Electrical Characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER <sup>(1)</sup> | | TEST CONDI | TIONS | V | V | T, | 4 = 25°C | | -40°C to 8 | 5°C | UNIT | |--------------------------|------------------|---------------------------------------------------|----------------------|------------------|------------------|-----|----------|-------|------------------------|------|------| | | (2) | TEST CONDI | IIONS | V <sub>CCA</sub> | V <sub>CCB</sub> | MIN | TYP | MAX | MIN | MAX | UNII | | | | I <sub>OH</sub> = -100μA | | 1.2V to 3.6V | 1.2V to 3.6V | | | | V <sub>CCO</sub> - 0.2 | | | | | | I <sub>OH</sub> = -3mA | | 1.2V | 1.2V | | 0.95 | | | | | | \ | | I <sub>OH</sub> = -6mA | ]<br>, _ , / | 1.4V | 1.4V | | | | 1.05 | | V | | V <sub>OH</sub> | | I <sub>OH</sub> = -8mA | $V_I = V_{IH}$ | 1.65V | 1.65V | | | | 1.2 | | V | | | | I <sub>OH</sub> = -9mA | | 2.3V | 2.3V | | | | 1.75 | | | | | | I <sub>OH</sub> = -12mA | | 3V | 3V | | | | 2.3 | | | | | | I <sub>OL</sub> = 100μA | | 1.2V to 3.6V | 1.2V to 3.6V | | | | | 0.2 | | | | | I <sub>OL</sub> = 3mA | | 1.2V | 1.2V | | 0.25 | | | | | | \/ | | I <sub>OL</sub> = 6mA | $V_{l} = V_{lL}$ | 1.4V | 1.4V | | | | | 0.35 | V | | $V_{OL}$ | | I <sub>OL</sub> = 8mA | V - V L | 1.65V | 1.65V | | | | | 0.45 | V | | | | I <sub>OL</sub> = 9mA | | 2.3V | 2.3V | | | | | 0.55 | | | | | I <sub>OL</sub> = 12mA | | 3V | 3V | | | | | 0.7 | | | l <sub>l</sub> | Control inputs | V <sub>I</sub> = V <sub>CCA</sub> or GND | | 1.2V to 3.6V | 1.2V to 3.6V | | ±0.025 | ±0.25 | | ±1 | μA | | | A D | \\ -=\\\ = 0.45.2.0 | . / | 0V | 0V to 3.6V | | ±0.1 | ±1 | | ±5 | | | l <sub>off</sub> | A or B port | $V_{\rm I}$ or $V_{\rm O} = 0$ to 3.6 | V | 0V to 3.6V | 0V | | ±0.1 | ±1 | | ±5 | μA | | l <sub>OZ</sub> | A or B port | $V_O = V_{CCO}$ or GNE<br>$V_I = V_{CCI}$ or GND, | OE = V <sub>IH</sub> | 3.6V | 3.6V | | ±0.5 | ±2.5 | | ±5 | μA | | | | | | 1.2V to 3.6V | 1.2V to 3.6V | | | | | 8 | | | $I_{CCA}$ | | $V_I = V_{CCI}$ or GND, | I <sub>O</sub> = 0 | 0V | 0V to 3.6V | | | | | -2 | μA | | | | | | 0V to 3.6V | 0V | | | | | 8 | | | | | | | 1.2V to 3.6V | 1.2V to 3.6V | | | | | 8 | | | I <sub>CCB</sub> | | $V_I = V_{CCI}$ or GND, | I <sub>O</sub> = 0 | 0V | 0V to 3.6V | | | | | 8 | μA | | | | | | 0V to 3.6V | 0V | | | | | -2 | | | I <sub>CCA</sub> + | I <sub>CCB</sub> | $V_I = V_{CCI}$ or GND, | I <sub>O</sub> = 0 | 1.2V to 3.6V | 1.2V to 3.6V | | | | | 16 | μA | | Ci | Control inputs | V <sub>I</sub> = 3.3V or GND | | 3.3V | 3.3V | | 3.5 | | | 4.5 | pF | | C <sub>io</sub> | A or B port | V <sub>O</sub> = 3.3V or GND | | 3.3V | 3.3V | | 6 | | | 7 | pF | $<sup>\</sup>begin{array}{ll} \hbox{(1)} & V_{CCI} \text{ is the } V_{CC} \text{ associated with the input port.} \\ \hbox{(2)} & V_{CCO} \text{ is the } V_{CC} \text{ associated with the output port.} \\ \end{array}$ ## **5.6 Operating Characteristics** T<sub>A</sub> = 25°C | P | ARAME | TER | TEST<br>CONDITIONS | V <sub>CCA</sub> = V <sub>CCB</sub> = 1.2V | V <sub>CCA</sub> = V <sub>CCB</sub> = 1.5V | V <sub>CCA</sub> = V <sub>CCB</sub> = 1.8V | V <sub>CCA</sub> = V <sub>CCB</sub> = 2.5V | $V_{CCA} = V_{CCB} = 3.3V$ | UNIT | |----------------------|--------------------------------------------------------------------------|-----------------------------------|--------------------------|--------------------------------------------|--------------------------------------------|--------------------------------------------|--------------------------------------------|----------------------------|------| | | | | CONDINIONS | TYP | TYP | TYP | TYP | TYP | | | | A to B | Outputs enabled | | 1 | 1 | 1 | 1.5 | 2 | | | C <sub>pdA</sub> (1) | A to B Outputs disabled Outputs enabled Outputs enabled Outputs disabled | C <sub>L</sub> = 0,<br>f = 10MHz, | | 1 | 1 | 1 | 1 | 1 | pF | | OpdA | | | $t_r = t_f = 1$ ns | 12 | 12.5 | 13 | 14 | 15 | pi | | | | | 1 | 1 | 1 | 1 | 1 | | | | | A to B | Outputs enabled | | 12 | 12.5 | 13 | 14 | 15 | | | C <sub>pdB</sub> (1) | Alob | Outputs disabled | $C_L = 0,$<br>f = 10MHz, | 1 | 1 | 1 | 1 | 1 | pF | | pdB | B to A Output | Outputs enabled | $t_r = t_f = 1$ ns | 1 | 1 | 1 | 1 | 2 | Pi | | | | Outputs<br>disabled | | 1 | 1 | 1 | 1 | 1 | | <sup>(1)</sup> Power dissipation capacitance per transceiver ## 5.7 Switching Characteristics: V<sub>CCA</sub> = 1.2V over recommended operating free-air temperature range, $V_{CCA} = 1.2V$ (unless otherwise noted) (see Figure 6-1) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CCB</sub> = 1.2V | V <sub>CCB</sub> = 1.5V<br>± 0.1V | V <sub>CCB</sub> = 1.8V<br>± 0.15V | V <sub>CCB</sub> = 2.5V<br>± 0.2V | V <sub>CCB</sub> = 3.3V<br>± 0.3V | UNIT | |------------------|-----------------|----------------|-------------------------|-----------------------------------|------------------------------------|-----------------------------------|-----------------------------------|------| | | (INFOT) | (001701) | TYP | TYP | TYP | TYP | TYP | | | t <sub>PLH</sub> | Α | В | 3.4 | 2.9 | 2.7 | 2.6 | 2.8 | ns | | t <sub>PHL</sub> | ^ | 6 | 3.4 | 2.9 | 2.7 | 2.6 | 2.8 | 113 | | t <sub>PLH</sub> | В | А | 3.6 | 3.1 | 2.8 | 2.6 | 2.6 | no | | t <sub>PHL</sub> | Ь | _ ^ | 3.6 | 3.1 | 2.8 | 2.6 | 2.6 | ns | | t <sub>PZH</sub> | ŌĒ | А | 5.6 | 4.7 | 4.3 | 3.9 | 3.7 | ns | | t <sub>PZL</sub> | OL | ^ | 5.6 | 4.7 | 4.3 | 3.9 | 3.7 | 115 | | t <sub>PZH</sub> | ŌĒ | В | 5 | 4.3 | 3.9 | 3.6 | 3.6 | ns | | t <sub>PZL</sub> | OL | В | 5 | 4.3 | 3.9 | 3.6 | 3.6 | 115 | | t <sub>PHZ</sub> | ŌĒ | ۸ | 6.2 | 5.2 | 5.2 | 4.3 | 4.8 | no | | t <sub>PLZ</sub> | OE | A | 6.2 | 5.2 | 5.2 | 4.3 | 4.8 | ns | | t <sub>PHZ</sub> | OE. | В | 5.9 | 5.1 | 5 | 4.7 | 5.5 | ns | | t <sub>PLZ</sub> | ŌĒ | 6 | 5.9 | 5.1 | 5 | 4.7 | 5.5 | 115 | ## 5.8 Switching Characteristics: $V_{CCA} = 1.5V \pm 0.1V$ over recommended operating free-air temperature range, $V_{CCA} = 1.5V \pm 0.1V$ (see Figure 6-1) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CCB</sub> = 1.2V | V <sub>CCB</sub> = ± 0. | | V <sub>CCB</sub> = ± 0.1 | | V <sub>CCB</sub> = ± 0. | | V <sub>CCB</sub> = ± 0. | | UNIT | | | |------------------|-----------------|----------------|-------------------------|-------------------------|------|--------------------------|------|-------------------------|------|-------------------------|------|------|------|-----| | | (IIVFOI) | (OUTPUT) | TYP | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | | | t <sub>PLH</sub> | А | В | 3.2 | 0.3 | 6.3 | 0.3 | 5.2 | 0.4 | 4.2 | 0.4 | 4.2 | ns | | | | t <sub>PHL</sub> | A | | 3.2 | 0.3 | 6.3 | 0.3 | 5.2 | 0.4 | 4.2 | 0.4 | 4.2 | 115 | | | | t <sub>PLH</sub> | В | Α | 3.3 | 0.7 | 6.3 | 0.5 | 6 | 0.4 | 5.7 | 0.3 | 5.6 | ns | | | | t <sub>PHL</sub> | Б | | 3.3 | 0.7 | 6.3 | 0.5 | 6 | 0.4 | 5.7 | 0.3 | 5.6 | 115 | | | | t <sub>PZH</sub> | ŌĒ | Α | 4.9 | 1.4 | 9.6 | 1.1 | 9.5 | 0.7 | 9.4 | 0.4 | 9.4 | no | | | | t <sub>PZL</sub> | OE | _ ^ | 4.9 | 1.4 | 9.6 | 1.1 | 9.5 | 0.7 | 9.4 | 0.4 | 9.4 | ns | | | | t <sub>PZH</sub> | ŌĒ | В | 4.5 | 1.4 | 9.6 | 1.1 | 7.7 | 0.9 | 5.8 | 0.9 | 5.6 | ns | | | | t <sub>PZL</sub> | OE | В | 4.5 | 1.4 | 9.6 | 1.1 | 7.7 | 0.9 | 5.8 | 0.9 | 5.6 | 115 | | | | t <sub>PHZ</sub> | <u> </u> | ^ | 5.6 | 1.8 | 10.2 | 1.5 | 10.2 | 1.3 | 10.2 | 1.6 | 10.2 | ns | | | | t <sub>PLZ</sub> | OE | ŌĒ | ŌĒ | Α - | 5.6 | 1.8 | 10.2 | 1.5 | 10.2 | 1.3 | 10.2 | 1.6 | 10.2 | 115 | | t <sub>PHZ</sub> | ŌĒ | В | 5.2 | 1.9 | 10.3 | 1.9 | 9.1 | 1.4 | 7.4 | 1.2 | 7.6 | ns | | | | t <sub>PLZ</sub> | OE | ם | 5.2 | 1.9 | 10.3 | 1.9 | 9.1 | 1.4 | 7.4 | 1.2 | 7.6 | 115 | | | ## 5.9 Switching Characteristics: $V_{CCA} = 1.8V \pm 0.15V$ over recommended operating free-air temperature range, $V_{CCA}$ = 1.8V ± 0.15V (see Figure 6-1) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CCB</sub> = 1.2V | V <sub>CCB</sub> = ± 0.1 | | V <sub>CCB</sub> = ± 0.1 | = 1.8V | V <sub>CCB</sub> = ± 0.: | | V <sub>CCB</sub> = ± 0.3 | | UNIT | | | | | |------------------|-----------------|----------------|-------------------------|--------------------------|------|--------------------------|--------|--------------------------|-----|--------------------------|-----|------|-----|-----|-----|-----| | | (IIVFOI) | (OUTPUT) | TYP | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | | | | | t <sub>PLH</sub> | А | В | 2.9 | 0.1 | 6 | 0.1 | 4.9 | 0.1 | 3.9 | 0.3 | 3.9 | ns | | | | | | t <sub>PHL</sub> | A | Б | 2.9 | 0.1 | 6 | 0.1 | 4.9 | 0.1 | 3.9 | 0.3 | 3.9 | 115 | | | | | | t <sub>PLH</sub> | В | А | 3 | 0.6 | 5.3 | 0.5 | 4.9 | 0.3 | 4.6 | 0.3 | 4.5 | ns | | | | | | t <sub>PHL</sub> | ь | _ ^ | 3 | 0.6 | 5.3 | 0.5 | 4.9 | 0.3 | 4.6 | 0.3 | 4.5 | 115 | | | | | | t <sub>PZH</sub> | ŌĒ | А | 4.4 | 1 | 7.4 | 1 | 7.3 | 0.6 | 7.3 | 0.4 | 7.2 | ns | | | | | | t <sub>PZL</sub> | OL | ^ | 4.4 | 1 | 7.4 | 1 | 7.3 | 0.6 | 7.3 | 0.4 | 7.2 | 113 | | | | | | t <sub>PZH</sub> | ŌĒ | В | 4.1 | 1.2 | 9.2 | 1 | 7.4 | 8.0 | 5.3 | 8.0 | 4.6 | ns | | | | | | t <sub>PZL</sub> | OE . | В | 4.1 | 1.2 | 9.2 | 1 | 7.4 | 8.0 | 5.3 | 8.0 | 4.6 | 115 | | | | | | t <sub>PHZ</sub> | <u> </u> | ۸ | 5.4 | 1.6 | 8.6 | 1.8 | 8.7 | 1.3 | 8.7 | 1.6 | 8.7 | ns | | | | | | t <sub>PLZ</sub> | OE | ŌĒ | ŌĒ | OE | ŌĒ A | | 5.4 | 1.6 | 8.6 | 1.8 | 8.7 | 1.3 | 8.7 | 1.6 | 8.7 | 115 | | t <sub>PHZ</sub> | ŌĒ | В | 5 | 1.7 | 9.9 | 1.6 | 8.7 | 1.2 | 6.9 | 1 | 6.9 | ns | | | | | | t <sub>PLZ</sub> | OE | О | 5 | 1.7 | 9.9 | 1.6 | 8.7 | 1.2 | 6.9 | 1 | 6.9 | 115 | | | | | ## 5.10 Switching Characteristics: $V_{CCA} = 2.5V \pm 0.2V$ over recommended operating free-air temperature range, $V_{CCA} = 2.5V \pm 0.2V$ (see Figure 6-1) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CCB</sub> = 1.2V | V <sub>CCB</sub> = ± 0. | | V <sub>CCB</sub> = 1.8V<br>± 0.15V | | V <sub>CCB</sub> = ± 0.2 | | V <sub>CCB</sub> = ± 0.3 | | UNIT | |------------------|-----------------|----------------|-------------------------|-------------------------|-----|------------------------------------|-----|--------------------------|-----|--------------------------|-----|------| | | (INFOI) | (001701) | TYP | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | t <sub>PLH</sub> | Α | В | 2.8 | 0.1 | 5.7 | 0.1 | 4.6 | 0.2 | 3.5 | 0.1 | 3.6 | ns | | t <sub>PHL</sub> | А | Б | 2.8 | 0.1 | 5.7 | 0.1 | 4.6 | 0.2 | 3.5 | 0.1 | 3.6 | 115 | | t <sub>PLH</sub> | В | Α | 2.7 | 0.6 | 4.2 | 0.4 | 3.9 | 0.2 | 3.4 | 0.2 | 3.3 | ns | | t <sub>PHL</sub> | Ь | A | 2.7 | 0.6 | 4.2 | 0.4 | 3.9 | 0.2 | 3.4 | 0.2 | 3.3 | 115 | | t <sub>PZH</sub> | ŌĒ | А | 4 | 0.7 | 6.5 | 0.7 | 5.2 | 0.6 | 4.8 | 0.4 | 4.8 | no | | t <sub>PZL</sub> | OE | ^ | 4 | 0.7 | 6.5 | 0.7 | 5.2 | 0.6 | 4.8 | 0.4 | 4.8 | ns | | t <sub>PZH</sub> | ŌĒ | В | 3.8 | 0.9 | 8.8 | 0.8 | 7 | 0.6 | 4.8 | 0.6 | 4 | ns | | t <sub>PZL</sub> | OE | Б | 3.8 | 0.9 | 8.8 | 0.8 | 7 | 0.6 | 4.8 | 0.6 | 4 | 115 | | t <sub>PHZ</sub> | ŌĒ | А | 4.7 | 1 | 8.4 | 1 | 8.4 | 1 | 6.2 | 1 | 6.6 | ns | | t <sub>PLZ</sub> | OL | ^ | 4.7 | 1 | 8.4 | 1 | 8.4 | 1 | 6.2 | 1 | 6.6 | 115 | | t <sub>PHZ</sub> | ŌĒ | D | 4.5 | 1.5 | 9.4 | 1.3 | 8.2 | 1.1 | 6.2 | 0.9 | 5.2 | ns | | t <sub>PLZ</sub> | <u> </u> | В | 4.5 | 1.5 | 9.4 | 1.3 | 8.2 | 1.1 | 6.2 | 0.9 | 5.2 | 115 | ## 5.11 Switching Characteristics: $V_{CCA} = 3.3V \pm 0.3V$ over recommended operating free-air temperature range, $V_{CCA} = 3.3V \pm 0.3V$ (see Figure 6-1) | PARAMETER | FROM<br>(INPUT) | TO (OUTPUT) | V <sub>CCB</sub> = 1.2V | V <sub>CCB</sub> = ± 0. | | V <sub>CCB</sub> = 1.8V<br>± 0.15V | | V <sub>CCB</sub> = ± 0.2 | | V <sub>CCB</sub> = ± 0.3 | | UNIT | |------------------|-----------------|-------------|-------------------------|-------------------------|-----|------------------------------------|-----|--------------------------|-----|--------------------------|-----|------| | | (INFOI) | (001701) | TYP | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | t <sub>PLH</sub> | Α | В | 2.9 | 0.1 | 5.6 | 0.1 | 4.5 | 0.1 | 3.3 | 0.1 | 2.9 | ns | | t <sub>PHL</sub> | - A | ь | 2.9 | 0.1 | 5.6 | 0.1 | 4.5 | 0.1 | 3.3 | 0.1 | 2.9 | 115 | | t <sub>PLH</sub> | В | Α | 2.6 | 0.6 | 4.2 | 0.4 | 3.4 | 0.2 | 3 | 0.1 | 2.8 | ns | | t <sub>PHL</sub> | Ь | A | 2.6 | 0.6 | 4.2 | 0.4 | 3.4 | 0.2 | 3 | 0.1 | 2.8 | 115 | | t <sub>PZH</sub> | ŌĒ | Α | 3.8 | 0.6 | 8.7 | 0.6 | 5.2 | 0.6 | 3.8 | 0.4 | 3.8 | ns | | t <sub>PZL</sub> | | Α | 3.8 | 0.6 | 8.7 | 0.6 | 5.2 | 0.6 | 3.8 | 0.4 | 3.8 | 115 | | t <sub>PZH</sub> | ŌĒ | В | 3.7 | 0.8 | 8.7 | 0.6 | 6.8 | 0.5 | 4.7 | 0.5 | 3.8 | ns | | t <sub>PZL</sub> | OL | ь | 3.7 | 0.8 | 8.7 | 0.6 | 6.8 | 0.5 | 4.7 | 0.5 | 3.8 | 115 | | t <sub>PHZ</sub> | ŌĒ | Α | 4.8 | 0.7 | 9.3 | 0.7 | 8.3 | 0.7 | 5.6 | 0.7 | 6.6 | ns | | t <sub>PLZ</sub> | OL | A | 4.8 | 0.7 | 9.3 | 0.7 | 8.3 | 0.7 | 5.6 | 0.7 | 6.6 | 115 | | t <sub>PHZ</sub> | ŌĒ | В | 5.3 | 1.4 | 9.3 | 1.2 | 8.1 | 1 | 6.4 | 0.8 | 6.2 | ns | | t <sub>PLZ</sub> | <u> </u> | О | 5.3 | 1.4 | 9.3 | 1.2 | 8.1 | 1 | 6.4 | 8.0 | 6.2 | 115 | ## **5.12 Typical Characteristics** $V_{\text{CCA}}$ #### **6 Parameter Measurement Information** | TEST | S1 | |------------------------------------|----------------------| | t <sub>pd</sub> | Open | | t <sub>PLZ</sub> /t <sub>PZL</sub> | 2 × V <sub>CCO</sub> | | t <sub>PHZ</sub> /t <sub>PZH</sub> | GND | LOAD CIRCUIT | V <sub>cco</sub> | C <sub>L</sub> | R <sub>L</sub> | V <sub>TP</sub> | |------------------|----------------|----------------|-----------------| | 1.2 V | 15 pF | <b>2 k</b> Ω | 0.1 V | | 1.5 V ± 0.1 V | 15 pF | <b>2 k</b> Ω | 0.1 V | | 1.8 V ± 0.15 V | 15 pF | <b>2 k</b> Ω | 0.15 V | | 2.5 V ± 0.2 V | 15 pF | <b>2 k</b> Ω | 0.15 V | | 3.3 V ± 0.3 V | 15 pF | <b>2 k</b> Ω | 0.3 V | **ENABLE AND DISABLE TIMES** NOTES: A. C<sub>L</sub> includes probe and jig capacitance. B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control. Output - C. All input pulses are supplied by generators having the following characteristics: PRR 10 MHz, Z<sub>O</sub> = 50 Ω, dv/dt ≥ 1 V/ns. - D. The outputs are measured one at a time, with one transition per measurement. - E. $t_{PLZ}$ and $t_{PHZ}$ are the same as $t_{dis}$ . - F. $t_{PZL}$ and $t_{PZH}$ are the same as $t_{en}$ . - $\begin{array}{ll} \text{G.} & t_{PLH} \text{ and } t_{PHL} \text{ are the same as } t_{pd}. \\ \text{H.} & V_{CCI} \text{ is the } V_{CC} \text{ associated with the input port.} \end{array}$ - I. $V_{CCO}$ is the $V_{CC}$ associated with the output port. Figure 6-1. Load and Circuit and Voltage Waveforms ## 7 Detailed Description ### 7.1 Overview The SN74AVC4T245 is a 4-bit, dual-supply noninverting bidirectional voltage level translation device. $V_{CCA}$ supports the Ax pins and control pins (1DIR, 2DIR,1 $\overline{OE}$ , and 2 $\overline{OE}$ ), and $V_{CCB}$ supports the Bx pins. The A port can accept I/O voltages ranging from 1.2V to 3.6V, while the B port can accept I/O voltages from 1.2V to 3.6V. A high on DIR allows data transmission from Ax to Bx and a low on DIR allows data transmission from Bx to Ax when $\overline{OE}$ is set to low. When $\overline{OE}$ is set to high, both Ax and Bx pins are in the high-impedance state. ### 7.2 Functional Block Diagram Figure 7-1. Logic Diagram (Positive Logic) for 1/2 of SN74AVC4T245 ### 7.3 Feature Description #### 7.3.1 Fully Configurable Dual-Rail Design The fully configurable dual-rail design allows each port to operate over the full 1.2V to 3.6V power-supply range. Both $V_{CCA}$ and $V_{CCB}$ can be supplied at any voltage between 1.2V and 3.6V; thus, making the device an excellent choice for translating between any of the low voltage nodes (1.2V, 1.8V, 2.5V, and 3.3V). #### 7.3.2 Supports High Speed Translation The SN74AVC4T245 device can support high data rate applications. The translated signal data rate can be up to 380Mbps when the signal is translated from 1.8V to 3.3V. #### 7.3.3 I<sub>off</sub> Supports Partial-Power-Down Mode Operation I<sub>off</sub> will prevent backflow current by disabling I/O output circuits when the device is in partial-power-down mode. ## 7.4 Device Functional Modes Table 7-1. Function Table (Each 2-Bit Section) | CONTRO | CONTROL INPUTS | | CIRCUITS | OPERATION <sup>(1)</sup> | | | |--------|----------------|---------------|----------|--------------------------|--|--| | ŌĒ | DIR | A PORT B PORT | | OPERATION(*) | | | | L | L | Enabled | Hi-Z | B data to A bus | | | | L | Н | Hi-Z | Enabled | A data to B bus | | | | Н | X | Hi-Z | Hi-Z | Isolation | | | (1) Input circuits of the data I/Os are always active. ### 8 Application and Implementation #### **Note** Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. #### 8.1 Application Information The SN74AVC4T245 device can be used in level-translation applications for interfacing devices or systems operating at different interface voltages with one another. The SN74AVC4T245 device is an excellent choice for applications where a push-pull driver is connected to the data I/Os. The maximum data rate can be up to 380Mbps when device translates a signal from 1.8V to 3.3V. ## 8.2 Typical Application Figure 8-1. Typical Application Diagram #### 8.2.1 Design Requirements For the design example shown in Section 8.2 use the parameters listed in Table 8-1. **Table 8-1. Design Parameters** | DESIGN PARAMETER | EXAMPLE VALUE | |----------------------|---------------| | Input voltage range | 1.2V to 3.6V | | Output voltage range | 1.2V to 3.6V | #### 8.2.2 Detailed Design Procedure To begin the design process, determine the following: - · Input voltage range - Use the supply voltage of the device that is driving the SN74AVC4T245 device to determine the input voltage range. For a valid logic high, the value must exceed the $V_{IH}$ of the input port. For a valid logic low, the value must be less than the $V_{IL}$ of the input port. - Output voltage range - Use the supply voltage of the device that the SN74AVC4T245 device is driving to determine the output voltage range. #### 8.2.3 Application Curves Figure 8-2. Translation Up (1.2V to 3.3V) at 2.5MHz #### 8.3 Power Supply Recommendations The SN74AVC4T245 device uses two separate configurable power-supply rails, $V_{CCA}$ and $V_{CCB}$ . $V_{CCA}$ accepts any supply voltage from 1.2V to 3.6V and $V_{CCB}$ accepts any supply voltage from 1.2V to 3.6V. The A port and B port are designed to track $V_{CCA}$ and $V_{CCB}$ respectively allowing for low-voltage bidirectional translation between any of the 1.2V, 1.5V, 1.8V, 2.5V and 3.3V voltage nodes. The output-enable $(\overline{OE})$ input circuit is designed so that $V_{CCA}$ supplies $\overline{OE}$ , and when the $\overline{OE}$ input is high, all outputs are placed in the high-impedance state. To put the outputs in the high-impedance state during power up or power down, the $\overline{OE}$ input pin must be tied to $V_{CCA}$ through a pullup resistor and must not be enabled until $V_{CCA}$ and $V_{CCB}$ are fully ramped and stable. The current-sinking capability of the driver determines the minimum value of the pullup resistor to $V_{CCA}$ . Copyright © 2024 Texas Instruments Incorporated Submit Document Feedback ## 8.4 Layout #### 8.4.1 Layout Guidelines For device reliability, it is recommended to follow common printed-circuit board layout guidelines, such as follows: - · Bypass capacitors should be used on power supplies. - Short trace lengths should be used to avoid excessive loading. - Place pads on the signal paths for loading capacitors or pullup resistors to help adjust rise and fall times of signals, depending on the system requirements. #### 8.4.2 Layout Example ### 9 Device and Documentation Support ### 9.1 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. #### 9.2 Support Resources TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. #### 9.3 Trademarks TI E2E™ is a trademark of Texas Instruments. All trademarks are the property of their respective owners. ### 9.4 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. ### 9.5 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. ## 10 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | • | anges from Revision G (November 2014) to Revision H (March 2024) | | | | | | | |----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--|--|--|--|--| | • | Updated the numbering format for tables, figures, and cross-references throughout the doc Added the BQB and DYY package information throughout the data sheet | 1 | | | | | | | <u>.</u> | Updated the package information table to include package lead size | 1 | | | | | | | CI | nanges from Revision F (October 2014) to Revision G (November 2014) | Page | | | | | | | • | Changed Pin Functions table. | 3 | | | | | | | • | Changed Typical Application schematic. | | | | | | | | | | | | | | | | | | nanges from Revision E (December 2011) to Revision F (October 2014) | Page | | | | | | Copyright © 2024 Texas Instruments Incorporated **Page** Fixed t<sub>PZL</sub> V<sub>CCB</sub> = 3.3V parameter typographical error from 36.6 to 3.6.....9 Changes from Revision D (September 2007) to Revision E (December 2011) ## 11 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. www.ti.com 20-Oct-2023 ## **PACKAGING INFORMATION** | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |-------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------| | 74AVC4T245DGVRE4 | ACTIVE | TVSOP | DGV | 16 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | WT245 | Samples | | 74AVC4T245RGYRG4 | ACTIVE | VQFN | RGY | 16 | 3000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | WT245 | Samples | | 74AVC4T245RSVR-NT | ACTIVE | UQFN | RSV | 16 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | ZWU | Samples | | 74AVC4T245RSVRG4 | ACTIVE | UQFN | RSV | 16 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | ZWU | Samples | | SN74AVC4T245D | ACTIVE | SOIC | D | 16 | 40 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | AVC4T245 | Samples | | SN74AVC4T245DGVR | ACTIVE | TVSOP | DGV | 16 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | WT245 | Samples | | SN74AVC4T245DR | ACTIVE | SOIC | D | 16 | 2500 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | AVC4T245 | Samples | | SN74AVC4T245DRE4 | ACTIVE | SOIC | D | 16 | 2500 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | AVC4T245 | Samples | | SN74AVC4T245DT | ACTIVE | SOIC | D | 16 | 250 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | AVC4T245 | Samples | | SN74AVC4T245PW | ACTIVE | TSSOP | PW | 16 | 90 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | WT245 | Samples | | SN74AVC4T245PWE4 | ACTIVE | TSSOP | PW | 16 | 90 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | WT245 | Samples | | SN74AVC4T245PWR | ACTIVE | TSSOP | PW | 16 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | WT245 | Samples | | SN74AVC4T245PWRE4 | ACTIVE | TSSOP | PW | 16 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | WT245 | Samples | | SN74AVC4T245PWRG4 | ACTIVE | TSSOP | PW | 16 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | WT245 | Samples | | SN74AVC4T245PWT | ACTIVE | TSSOP | PW | 16 | 250 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | WT245 | Samples | | SN74AVC4T245PWTE4 | ACTIVE | TSSOP | PW | 16 | 250 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | WT245 | Samples | | SN74AVC4T245PWTG4 | ACTIVE | TSSOP | PW | 16 | 250 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | WT245 | Samples | | SN74AVC4T245RGYR | ACTIVE | VQFN | RGY | 16 | 3000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | WT245 | Samples | | SN74AVC4T245RSVR | ACTIVE | UQFN | RSV | 16 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | ZWU | Samples | <sup>(1)</sup> The marketing status values are defined as follows: ## PACKAGE OPTION ADDENDUM www.ti.com 20-Oct-2023 ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF SN74AVC4T245: Automotive: SN74AVC4T245-Q1 NOTE: Qualified Version Definitions: Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects www.ti.com 21-Oct-2023 ### TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | 74AVC4T245RSVR-NT | UQFN | RSV | 16 | 3000 | 180.0 | 8.4 | 2.0 | 2.8 | 0.7 | 4.0 | 8.0 | Q1 | | 74AVC4T245RSVR-NT | UQFN | RSV | 16 | 3000 | 180.0 | 9.5 | 2.1 | 2.9 | 0.75 | 4.0 | 8.0 | Q1 | | SN74AVC4T245DGVR | TVSOP | DGV | 16 | 2000 | 330.0 | 12.4 | 6.8 | 4.0 | 1.6 | 8.0 | 12.0 | Q1 | | SN74AVC4T245DR | SOIC | D | 16 | 2500 | 330.0 | 16.4 | 6.5 | 10.3 | 2.1 | 8.0 | 16.0 | Q1 | | SN74AVC4T245PWR | TSSOP | PW | 16 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | SN74AVC4T245PWT | TSSOP | PW | 16 | 250 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | SN74AVC4T245RGYR | VQFN | RGY | 16 | 3000 | 330.0 | 12.4 | 3.8 | 4.3 | 1.5 | 8.0 | 12.0 | Q1 | | SN74AVC4T245RSVR | UQFN | RSV | 16 | 3000 | 178.0 | 13.5 | 2.1 | 2.9 | 0.75 | 4.0 | 12.0 | Q1 | www.ti.com 21-Oct-2023 \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |-------------------|--------------|-----------------|------|------|-------------|------------|-------------| | 74AVC4T245RSVR-NT | UQFN | RSV | 16 | 3000 | 200.0 | 183.0 | 25.0 | | 74AVC4T245RSVR-NT | UQFN | RSV | 16 | 3000 | 189.0 | 185.0 | 36.0 | | SN74AVC4T245DGVR | TVSOP | DGV | 16 | 2000 | 356.0 | 356.0 | 35.0 | | SN74AVC4T245DR | SOIC | D | 16 | 2500 | 340.5 | 336.1 | 32.0 | | SN74AVC4T245PWR | TSSOP | PW | 16 | 2000 | 356.0 | 356.0 | 35.0 | | SN74AVC4T245PWT | TSSOP | PW | 16 | 250 | 356.0 | 356.0 | 35.0 | | SN74AVC4T245RGYR | VQFN | RGY | 16 | 3000 | 356.0 | 356.0 | 35.0 | | SN74AVC4T245RSVR | UQFN | RSV | 16 | 3000 | 189.0 | 185.0 | 36.0 | ## **PACKAGE MATERIALS INFORMATION** www.ti.com 21-Oct-2023 ### **TUBE** #### \*All dimensions are nominal | Device | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) | |------------------|--------------|--------------|------|-----|--------|--------|--------|--------| | SN74AVC4T245D | D | SOIC | 16 | 40 | 507 | 8 | 3940 | 4.32 | | SN74AVC4T245PW | PW | TSSOP | 16 | 90 | 530 | 10.2 | 3600 | 3.5 | | SN74AVC4T245PWE4 | PW | TSSOP | 16 | 90 | 530 | 10.2 | 3600 | 3.5 | ## DGV (R-PDSO-G\*\*) ### 24 PINS SHOWN #### **PLASTIC SMALL-OUTLINE** NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15 per side. D. Falls within JEDEC: 24/48 Pins – MO-153 14/16/20/56 Pins – MO-194 2.5 x 3.5, 0.5 mm pitch PLASTIC QUAD FLATPACK - NO LEAD This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. INSTRUMENTS www.ti.com PLASTIC SMALL OUTLINE - All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per side - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.50 per side. - 5. Reference JEDEC Registration MO-345, Variation AA PLASTIC SMALL OUTLINE NOTES: (continued) - 6. Publication IPC-7351 may have alternate designs. - 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. PLASTIC SMALL OUTLINE NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994. - B. This drawing is subject to change without notice. - C. QFN (Quad Flatpack No-Lead) package configuration. - D. The package thermal pad must be soldered to the board for thermal and mechanical performance. - E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. - Pin 1 identifiers are located on both top and bottom of the package and within the zone indicated. The Pin 1 identifiers are either a molded, marked, or metal feature. - G. Package complies to JEDEC MO-241 variation BA. ## RGY (R-PVQFN-N16) ### PLASTIC QUAD FLATPACK NO-LEAD #### THERMAL INFORMATION This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com. The exposed thermal pad dimensions for this package are shown in the following illustration. Bottom View Exposed Thermal Pad Dimensions 4206353-3/P 03/14 NOTE: All linear dimensions are in millimeters ## RGY (R-PVQFN-N16) ## PLASTIC QUAD FLATPACK NO-LEAD - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>. - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations. - F. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads. ULTRA THIN QUAD FLATPACK - NO LEAD - All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. This drawing is subject to change without notice. ULTRA THIN QUAD FLATPACK - NO LEAD NOTES: (continued) 3. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). ULTRA THIN QUAD FLATPACK - NO LEAD NOTES: (continued) 4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. ## D (R-PDS0-G16) ## PLASTIC SMALL OUTLINE - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side. - E. Reference JEDEC MS-012 variation AC. # D (R-PDSO-G16) ## PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. SMALL OUTLINE PACKAGE - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Reference JEDEC registration MO-153. SMALL OUTLINE PACKAGE NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE PACKAGE NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. ### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated