# Octal 3-State Inverting Buffer/Line Driver/Line Receiver ## **High-Performance Silicon-Gate CMOS** # MC74HC540A The MC74HC540A is identical in pinout to the LS540. The device inputs are compatible with Standard CMOS outputs. External pull-up resistors make them compatible with LSTTL outputs. The HC540A is an octal inverting buffer/line driver/line receiver designed to be used with 3-state memory address drivers, clock drivers, and other bus-oriented systems. This device features inputs and outputs on opposite sides of the package and two ANDed active-low output enables. The HC540A is similar in function to the HC541A, which has noninverting outputs. #### **Features** - Output Drive Capability: 15 LSTTL Loads - Outputs Directly Interface to CMOS, NMOS, and TTL - Operating Voltage Range: 2.0 to 6.0 V - Low Input Current: 1 μA - High Noise Immunity Characteristic of CMOS Devices - In Compliance With the JEDEC Standard No. 7 A Requirements - Chip Complexity: 124 FETs or 31 Equivalent Gates - –Q Suffix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC–Q100 Qualified and PPAP Capable - These Devices are Pb-Free and are RoHS Compliant Figure 1. Logic Diagram 1 SOIC-20 DW SUFFIX CASE 751D TSSOP-20 DT SUFFIX CASE 948E #### **PIN ASSIGNMENT** #### **MARKING DIAGRAMS** ### **FUNCTION TABLE** | | Inputs | | 0-11 | |-----|--------|---|----------| | OE1 | OE2 | Α | Output Y | | L | L | L | Н | | L | L | Н | L | | Н | Х | Х | z | | Х | Н | Х | Z | Z = High Impedance X = Don't Care #### **ORDERING INFORMATION** See detailed ordering and shipping information on page of this data sheet. #### **MAXIMUM RATINGS** | Symbol | Parameter | | Value | Unit | |----------------------|------------------------------------------------------------------------------------|------------------------|------------------------------|------| | V <sub>CC</sub> | DC Supply Voltage | | -0.5 to +6.5 | V | | V <sub>IN</sub> | DC Input Voltage | | -0.5 to V <sub>CC</sub> +0.5 | V | | V <sub>OUT</sub> | DC Output Voltage | | -0.5 to V <sub>CC</sub> +0.5 | V | | I <sub>IN</sub> | DC Input Diode Current, per Pin | | ±20 | mA | | I <sub>OUT</sub> | DC Input Diode Current, Per Pin | | ±35 | mA | | I <sub>CC</sub> | DC Supply Current, V <sub>CC</sub> and GND Pins | | ±75 | mA | | I <sub>IK</sub> | Input Clamp Current (V <sub>IN</sub> < 0 or V <sub>IN</sub> > V <sub>CC</sub> ) | | ±20 | mA | | lok | Output Clamp Current (V <sub>OUT</sub> < 0 or V <sub>OUT</sub> > V <sub>CC</sub> ) | | ±20 | mA | | T <sub>STG</sub> | Storage Temperature Range | | -65 to +150 | °C | | TL | Lead Temperature, 1 mm from Case for 10 secs | | 260 | °C | | TJ | Junction Temperature Under Bias | | +150 | °C | | $\theta_{\sf JA}$ | Thermal Resistance (Note 1) SOIC-20W | | 96 | °C/W | | | | WQFN20 | 99 | | | | | QFN20 | 111 | | | | | TSSOP-20 | 150 | | | $P_{D}$ | Power Dissipation in Still Air at 25°C | SOIC-20W | 1302 | mW | | | | WQFN20 | 1256 | | | | | QFN20 | 1127 | | | | | TSSOP-20 | 833 | | | MSL | Moisture Sensitivity | | Level 1 | - | | F <sub>R</sub> | Flammability Rating | Oxygen Index: 28 to 34 | UL 94 V-0 @ 0.125 in | - | | V <sub>ESD</sub> | ESD Withstand Voltage (Note 2) | Human Body Model | > 2000 | V | | | | Charged Device Model | > 1000 | | | I <sub>LATCHUP</sub> | Latchup Performance (Note 3) | | ±100 | mA | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. - Measured with minimum pad spacing on an FR4 board, using 76 mm-by-114 mm, 2-ounce copper trace no air flow per JESD51-7. HBM tested to EIA / JESD22-A114-A. CDM tested to JESD22-C101-A. JEDEC recommends that ESD qualification to EIA/JESD22-A115A (Machine Model) be discontinued. - 3. Tested to EIA/JESD78 Class II. #### RECOMMENDED OPERATING CONDITIONS | Symbol | Parameter | | Min | Max | Unit | |------------------------------------|------------------------------------------|----------------------------------------------------------------------------|-------------|--------------------|------| | V <sub>CC</sub> | DC Supply Voltage (Referenced to GND) | | 2.0 | 6.0 | V | | V <sub>in</sub> , V <sub>out</sub> | DC Input Voltage, Output Voltage | (Referenced to GND) | 0 | V <sub>CC</sub> | V | | T <sub>A</sub> | Operating Temperature, All Package Types | | -55 | +125 | °C | | t <sub>r</sub> , t <sub>f</sub> | Input Rise and Fall Time (Figure 3) | $V_{CC} = 2.0 \text{ V}$ $V_{CC} = 4.5 \text{ V}$ $V_{CC} = 6.0 \text{ V}$ | 0<br>0<br>0 | 1000<br>500<br>400 | ns | Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability. 4. Unused inputs may not be left open. All inputs must be tied to a high- or low-logic input voltage level. #### **DC CHARACTERISTICS** | | | | | Guaranteed Limit | | | | |-----------------|---------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|------------------------------|------------------------------|------------------------------|------| | Symbol | Parameter | Condition | V <sub>CC</sub><br>V | –55 to<br>25°C | ≤85°C | ≤125°C | Unit | | V <sub>IH</sub> | Minimum High-Level Input Voltage | $V_{out} = 0.1 \text{ V}$ $ I_{out} \le 20 \mu\text{A}$ | 2.0<br>3.0<br>4.5<br>6.0 | 1.50<br>2.10<br>3.15<br>4.20 | 1.50<br>2.10<br>3.15<br>4.20 | 1.50<br>2.10<br>3.15<br>4.20 | ٧ | | V <sub>IL</sub> | Maximum Low-Level Input Voltage | $V_{out} = V_{CC} - 0.1 \text{ V}$ $ I_{out} \le 20 \mu\text{A}$ | 2.0<br>3.0<br>4.5<br>6.0 | 0.50<br>0.90<br>1.35<br>1.80 | 0.50<br>0.90<br>1.35<br>1.80 | 0.50<br>0.90<br>1.35<br>1.80 | V | | V <sub>OH</sub> | Minimum High-Level Output Voltage | $V_{in} = V_{IL}$<br>$ I_{out} \le 20 \mu A$ | 2.0<br>4.5<br>6.0 | 1.9<br>4.4<br>5.9 | 1.9<br>4.4<br>5.9 | 1.9<br>4.4<br>5.9 | V | | | | $\begin{aligned} V_{in} = V_{IL} & & I_{out} \leq 3.6 \text{ mA} \\ & I_{out} \leq 6.0 \text{ mA} \\ & I_{out} \leq 7.8 \text{ mA} \end{aligned}$ | 3.0<br>4.5<br>6.0 | 2.48<br>3.98<br>5.48 | 2.34<br>3.84<br>5.34 | 2.20<br>3.70<br>5.20 | | | V <sub>OL</sub> | Maximum Low-Level Output Voltage | $V_{in} = V_{IH}$<br>$ I_{out} \le 20 \mu A$ | 2.0<br>4.5<br>6.0 | 0.1<br>0.1<br>0.1 | 0.1<br>0.1<br>0.1 | 0.1<br>0.1<br>0.1 | V | | | | $\begin{aligned} V_{in} = V_{IH} & & I_{out} \leq 3.6 \text{ mA} \\ & I_{out} \leq 6.0 \text{ mA} \\ & I_{out} \leq 7.8 \text{ mA} \end{aligned}$ | 3.0<br>4.5<br>6.0 | 0.26<br>0.26<br>0.26 | 0.33<br>0.33<br>0.33 | 0.40<br>0.40<br>0.40 | | | I <sub>in</sub> | Maximum Input Leakage Current | V <sub>in</sub> = V <sub>CC</sub> or GND | 6.0 | ±0.1 | ±1.0 | ±1.0 | μΑ | | l <sub>OZ</sub> | Maximum Three-State Leakage<br>Current | Output in High Impedance State $V_{in} = V_{IL}$ or $V_{IH}$ $V_{out} = V_{CC}$ or GND | 6.0 | ±0.5 | ±5.0 | ±10.0 | μΑ | | I <sub>CC</sub> | Maximum Quiescent Supply<br>Current (per Package) | $V_{in} = V_{CC}$ or GND $I_{out} = 0 \mu A$ | 6.0 | 4 | 40 | 160 | μΑ | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. #### **AC CHARACTERISTICS** | | | Vcc | Guaranteed Limit | | | | |----------------------------------------|------------------------------------------------------------------------|--------------------------|-----------------------|-----------------------|-----------------------|------| | Symbol | Parameter | v | -55 to 25°C | ≤85°C | ≤125°C | Unit | | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propagation Delay, Input A to Output Y (Figures 2 and 4) | 2.0<br>3.0<br>4.5<br>6.0 | 80<br>30<br>18<br>15 | 100<br>40<br>23<br>20 | 120<br>55<br>28<br>25 | ns | | t <sub>PLZ</sub> ,<br>t <sub>PHZ</sub> | Maximum Propagation Delay, Output Enable to Output Y (Figures 3 and 5) | 2.0<br>3.0<br>4.5<br>6.0 | 110<br>45<br>25<br>21 | 140<br>60<br>31<br>26 | 165<br>75<br>38<br>31 | ns | | t <sub>PZL</sub> ,<br>t <sub>PZH</sub> | Maximum Propagation Delay, Output Enable to Output Y (Figures 3 and 5) | 2.0<br>3.0<br>4.5<br>6.0 | 110<br>45<br>25<br>21 | 140<br>60<br>31<br>26 | 165<br>75<br>38<br>31 | ns | | t <sub>TLH</sub> ,<br>t <sub>THL</sub> | Maximum Output Transition Time, Any Output (Figures 2 and 4) | 2.0<br>3.0<br>4.5<br>6.0 | 60<br>22<br>12<br>10 | 75<br>28<br>15<br>13 | 90<br>34<br>18<br>15 | ns | | C <sub>in</sub> | Maximum Input Capacitance | | 10 | 10 | 10 | pF | | C <sub>out</sub> | Maximum 3-State Output Capacitance (Output in High Impedance State) | | 15 | 15 | 15 | pF | | | | Typical @ 25°C, $V_{CC}$ = 5.0 V, $V_{EE}$ = 0 V | | |----------|-----------------------------------------------------|--------------------------------------------------|----| | $C_{PD}$ | Power Dissipation Capacitance (Per Buffer) (Note 5) | 35 | pF | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. 5. Used to determine the no-load dynamic power consumption: $P_D = C_{PD} V_{CC}^2 f + I_{CC} V_{CC}$ . Figure 2. Switching Waveform Figure 3. Switching Waveform \*Includes all probe and jig capacitance Figure 4. Test Circuit \*Includes all probe and jig capacitance Figure 5. Test Circuit Figure 6. Logic Detail #### PIN DESCRIPTIONS #### **INPUTS** #### A1, A2, A3, A4, A5, A6, A7, A8 (PINS 2, 3, 4, 5, 6, 7, 8, 9) Data input pins. Data on these pins appear in inverted form on the corresponding Y outputs, when the outputs are enabled. #### **CONTROLS** #### OE1, OE2 (PINS 1, 19) Output enables (active-low). When a low voltage is applied to both of these pins, the outputs are enabled and the device functions as an inverter. When a high voltage is applied to either input, the outputs assume the high impedance state. #### **OUTPUTS** # Y1, Y2, Y3, Y4, Y5, Y6, Y7, Y8 (PINS 18, 17, 16, 15, 14, 13, 12, 11) Device outputs. Depending upon the state of the output enable pins, these outputs are either inverting outputs or high-impedance outputs. #### **ORDERING INFORMATION** | Device | Marking | Package | Shipping <sup>†</sup> | |--------------------|------------|--------------|-----------------------| | MC74HC540ADWG | HC540A | SOIC-20 Wide | 38 Units / Rail | | MC74HC540ADWR2G | HC540A | SOIC-20 Wide | 1000 / Tape & Reel | | MC74HC540ADTG | HC<br>540A | TSSOP-20 | 75 Units / Rail | | MC74HC540ADTR2G | HC<br>540A | TSSOP-20 | 2500 / Tape & Reel | | MC74HC540ADTR2G-Q* | HC<br>540A | TSSOP-20 | 2500 / Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. <sup>\*-</sup>Q Suffix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable. SOIC-20 WB CASE 751D-05 **ISSUE H** **DATE 22 APR 2015** - DIMENSIONS ARE IN MILLIMETERS. INTERPRET DIMENSIONS AND TOLERANCES. - PER ASME Y14.5M, 1994. 3. DIMENSIONS D AND E DO NOT INCLUDE MOLD PROTRUSION. MAXIMUM MOLD PROTRUSION 0.15 PER SIDE. - DIMENSION B DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE PROTRUSION SHALL BE 0.13 TOTAL IN EXCESS OF B DIMENSION AT MAXIMUM MATERIAL | | MILLIMETERS | | | | |-----|-------------|-------|--|--| | DIM | MIN | MAX | | | | Α | 2.35 | 2.65 | | | | A1 | 0.10 | 0.25 | | | | b | 0.35 | 0.49 | | | | С | 0.23 | 0.32 | | | | D | 12.65 | 12.95 | | | | E | 7.40 | 7.60 | | | | е | 1.27 | BSC | | | | Н | 10.05 | 10.55 | | | | h | 0.25 | 0.75 | | | | L | 0.50 | 0.90 | | | | A | 0 ° | 7 ° | | | #### **RECOMMENDED SOLDERING FOOTPRINT\*** DIMENSIONS: MILLIMETERS #### **GENERIC MARKING DIAGRAM\*** XXXXX = Specific Device Code = Assembly Location WL = Wafer Lot ΥY = Year WW = Work Week = Pb-Free Package \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking. | DOCUMENT NUMBER: | 98ASB42343B | Electronic versions are uncontrolled except when accessed directly from the Document Reposit<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | |------------------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--| | DESCRIPTION: | SOIC-20 WB | | PAGE 1 OF 1 | | onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. **onsemi** does not convey any license under its patent rights nor the rights of others. <sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. #### TSSOP-20 WB CASE 948E ISSUE D **DATE 17 FEB 2016** #### NOTES: - DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. - 3. DIMENSION A DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. - FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PER SIDE. DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE. DIMENSION K DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE K - (0.003) TOTAL IN EXCESS OF THE K DIMENSION AT MAXIMUM MATERIAL CONDITION. - TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY. 7. DIMENSION A AND B ARE TO BE - DETERMINED AT DATUM PLANE -W- | | MILLIMETERS | | INC | HES | |-----|-------------|------|-----------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 6.40 | 6.60 | 0.252 | 0.260 | | В | 4.30 | 4.50 | 0.169 | 0.177 | | С | | 1.20 | | 0.047 | | D | 0.05 | 0.15 | 0.002 | 0.006 | | F | 0.50 | 0.75 | 0.020 | 0.030 | | G | 0.65 | BSC | 0.026 | BSC | | Н | 0.27 | 0.37 | 0.011 | 0.015 | | J | 0.09 | 0.20 | 0.004 | 0.008 | | J1 | 0.09 | 0.16 | 0.004 | 0.006 | | K | 0.19 | 0.30 | 0.007 | 0.012 | | K1 | 0.19 | 0.25 | 0.007 | 0.010 | | L | 6.40 | BSC | 0.252 BSC | | | M | 0° | 8° | 0° | 8° | #### **GENERIC SOLDERING FOOTPRINT MARKING DIAGRAM\*** = Assembly Location = Wafer Lot = Year = Work Week = Pb-Free Package (Note: Microdot may be in either location) \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " ■", may or may not be present. | DOCUMENT NUMBER: | 98ASH70169A | Electronic versions are uncontrolled except when accessed directly from Printed versions are uncontrolled except when stamped "CONTROLLED or "CONTROLL" or "CONTROLLED "CONTROLL" or "CONTROLLED or "CONTROLL" or "CONTROLLED or "CONTROLL" | | |------------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------| | DESCRIPTION: | TSSOP-20 WB | | PAGE 1 OF 1 | DIMENSIONS: MILLIMETERS 0.65 ON Semiconductor and un are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others. 0.36 16X 1.26 -T- SEATING - 7.06 onsemi, ONSEMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems. or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### ADDITIONAL INFORMATION TECHNICAL PUBLICATIONS: $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ onsemi Website: www.onsemi.com ONLINE SUPPORT: www.onsemi.com/support For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales