# NSB1706DMW5T1G, NSVB1706DMW5T1G

# **Dual Bias Resistor Transistor**

# **NPN Silicon Surface Mount Transistors** with Monolithic Bias Resistor Network

The Bias Resistor Transistor (BRT) contains a single transistor with a monolithic bias network consisting of two resistors; a series base resistor and a base–emitter resistor. These digital transistors are designed to replace a single device and its external resistor bias network. The BRT eliminates these individual components by integrating them into a single device. In the NSB1706DMW5T1G, two BRT devices are housed in the SC–88A package which is ideal for low power surface mount applications where board space is at a premium.

#### **Features**

- Simplifies Circuit Design
- Reduces Board Space
- Reduces Component Count
- These Devices are Pb–Free, Halogen Free/BFR Free and are RoHS Compliant

#### **MAXIMUM RATINGS**

 $(T_A = 25^{\circ}C \text{ unless otherwise noted, common for } Q_1 \text{ and } Q_2)$ 

| Rating                    | Symbol           | Value | Unit |
|---------------------------|------------------|-------|------|
| Collector-Base Voltage    | V <sub>CBO</sub> | 50    | Vdc  |
| Collector-Emitter Voltage | V <sub>CEO</sub> | 50    | Vdc  |
| Collector Current         | I <sub>C</sub>   | 100   | mAdc |

#### THERMAL CHARACTERISTICS

| Characteristic<br>(One Junction Heated)                          | Symbol                            | Max                                                          | Unit        |
|------------------------------------------------------------------|-----------------------------------|--------------------------------------------------------------|-------------|
| Total Device Dissipation T <sub>A</sub> = 25°C Derate above 25°C | P <sub>D</sub>                    | 187 (Note 1)<br>256 (Note 2)<br>1.5 (Note 1)<br>2.0 (Note 2) | mW<br>mW/°C |
| Thermal Resistance, Junction-to-Ambient                          | $R_{\theta JA}$                   | 670 (Note 1)<br>490 (Note 2)                                 | °C/W        |
| Characteristic<br>(Both Junctions Heated)                        | Symbol                            | Max                                                          | Unit        |
| Total Device Dissipation T <sub>A</sub> = 25°C Derate above 25°C | P <sub>D</sub>                    | 250 (Note 1)<br>385 (Note 2)<br>2.0 (Note 1)<br>3.0 (Note 2) | mW<br>mW/°C |
| Thermal Resistance, Junction-to-Ambient                          | $R_{\theta JA}$                   | 493 (Note 1)<br>325 (Note 2)                                 | °C/W        |
| Thermal Resistance, Junction-to-Lead                             | $R_{\theta JL}$                   | 188 (Note 1)<br>208 (Note 2)                                 | °C/W        |
| Junction and Storage Temperature                                 | T <sub>J</sub> , T <sub>stg</sub> | -55 to +150                                                  | °C          |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

- 1. FR-4 @ Minimum Pad.
- 2. FR-4 @ 1.0 x 1.0 inch Pad.



## ON Semiconductor®

#### www.onsemi.com





#### MARKING DIAGRAM



U6 = Device Marking

M = Date Code

= Pb–Free Package

(Note: Microdot may be in either location)

## ORDERING INFORMATION

| Device          | Package             | Shipping <sup>†</sup> |
|-----------------|---------------------|-----------------------|
| NSB1706DMW5T1G  | SC-88A<br>(Pb-Free) | 3000 /<br>Tape & Reel |
| NSVB1706DMW5T1G | SC-88A<br>(Pb-Free) | 3000 /<br>Tape & Reel |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D.

## NSB1706DMW5T1G, NSVB1706DMW5T1G

**ELECTRICAL CHARACTERISTICS** ( $T_A = 25^{\circ}C$  unless otherwise noted, common for  $Q_1$  and  $Q_2$ )

| Characteristic                                                                                          | Symbo                | l Min | Тур | Max   | Unit |
|---------------------------------------------------------------------------------------------------------|----------------------|-------|-----|-------|------|
| OFF CHARACTERISTICS                                                                                     | ·                    |       |     |       | •    |
| Collector-Base Cutoff Current $(V_{CB} = 50 \text{ V}, I_{E} = 0)$                                      | Ісво                 | -     | _   | 100   | nAdc |
| Collector-Emitter Cutoff Current (V <sub>CE</sub> = 50 V, I <sub>B</sub> = 0)                           | I <sub>CEO</sub>     | -     | _   | 500   | nAdc |
| Emitter-Base Cutoff Current $(V_{EB} = 6.0 \text{ V}, I_{C} = 0)$                                       | I <sub>EBO</sub>     | -     | _   | 0.18  | mAdc |
| Collector-Base Breakdown Voltage ( $I_C = 10 \mu A, I_E = 0$ )                                          | V <sub>(BR)CB</sub>  | 50    | -   | -     | Vdc  |
| Collector-Emitter Breakdown Voltage (Note 3) (I <sub>C</sub> = 2.0 mA, I <sub>B</sub> = 0)              | V <sub>(BR)CE</sub>  | 50    | -   | -     | Vdc  |
| ON CHARACTERISTICS (Note 3)                                                                             |                      | •     | •   | •     |      |
| DC Current Gain $(V_{CE} = 10 \text{ V}, I_{C} = 5.0 \text{ mA})$                                       | h <sub>FE</sub>      | 80    | 200 | -     |      |
| Collector-Emitter Saturation Voltage (I <sub>C</sub> = 10 mA, I <sub>B</sub> = 1 mA)                    | V <sub>CE(sat)</sub> | -     | -   | 0.25  | Vdc  |
| Input Voltage (off) (V <sub>CE</sub> = 5.0 V, I <sub>C</sub> = 100 $\mu$ A)                             | V <sub>i(off)</sub>  | -     | 0.6 | 0.5   | Vdc  |
| Input Voltage (on) ( $V_{CE} = 0.3 \text{ V}, I_{C} = 5 \text{ mA}$ )                                   | V <sub>i(on)</sub>   | 1.3   | 0.9 | -     | Vdc  |
| Output Voltage (on) (V <sub>CC</sub> = 5.0 V, V <sub>B</sub> = 2.5 V, R <sub>L</sub> = 1.0 k $\Omega$ ) | V <sub>OL</sub>      | -     | _   | 0.2   | Vdc  |
| Output Voltage (off) $(V_{CC} = 5.0 \text{ V}, V_B = 0.25 \text{ V}, R_L = 1.0 \text{ k}\Omega)$        | V <sub>OH</sub>      | 4.9   | -   | -     | Vdc  |
| Input Resistor                                                                                          | R1                   | 3.3   | 4.7 | 6.1   | kΩ   |
| Resistor Ratio                                                                                          | R1/R2                | 0.055 | 0.1 | 0.185 |      |

 ${\it NOTE:}\ New\ resistor\ combinations.\ Updated\ curves\ to\ follow\ in\ subsequent\ data\ sheets.$ 

<sup>3.</sup> Pulse Test: Pulse Width < 300  $\mu$ s, Duty Cycle < 2.0%.



Figure 1. Derating Curve





### SC-88A (SC-70-5/SOT-353) CASE 419A-02 ISSUE M

**DATE 11 APR 2023** 

#### NOTES:

- 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
- 2. CONTROLLING DIMENSION: MILLIMETERS
- 3. 419A-01 DBSOLETE, NEW STANDARD 419A-02
- 4. DIMENSIONS D AND E1 DO NOT INCLUDE MOLD FLASH,
  PROTRUSIONS, OR GATE BURRS.MOLD FLASH, PROTRUSIONS,
  OR GATE BURRS SHALL NOT EXCEED 0.1016MM PER SIDE.

| DIM   | MILLIMETERS |      |      |  |
|-------|-------------|------|------|--|
| ויודע | MIN.        | N□M. | MAX. |  |
| А     | 0.80        | 0.95 | 1.10 |  |
| A1    |             |      | 0.10 |  |
| A3    | 0,20 REF    |      |      |  |
| b     | 0.10        | 0.20 | 0.30 |  |
| С     | 0.10        |      | 0.25 |  |
| D     | 1.80        | 2.00 | 2,20 |  |
| Е     | 2.00        | 2.10 | 2.20 |  |
| E1    | 1.15        | 1.25 | 1.35 |  |
| е     | 0.65 BSC    |      |      |  |
| L     | 0.10        | 0.15 | 0.30 |  |

# 



5X b

◆ 0.2 M B M





# RECOMMENDED MOUNTING FOOTPRINT

For additional information on our Pb-Free strategy and soldering details, please download the DN Semiconductor Soldering and Mounting Techniques Reference Manual, SDLDERRM/D.

## GENERIC MARKING DIAGRAM\*



\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking.

XXX = Specific Device Code

M = Date Code

= Pb-Free Package

(Note: Microdot may be in either location)

| DR |
|----|
| DR |
|    |

STYLE 2:
PIN 1. ANODE
2. EMITTER
3. BASE
4. COLLECTOR
5. CATHODE

STYLE 3: PIN 1. ANODE 1 2. N/C 3. ANODE 2 4. CATHODE 2 5. CATHODE 1 STYLE 4:
PIN 1. SOURCE 1
2. DRAIN 1/2
3. SOURCE 1
4. GATE 1
5. GATE 2

STYLE 5:
PIN 1. CATHODE
2. COMMON ANODE
3. CATHODE 2
4. CATHODE 3
5. CATHODE 4

STYLE 6: PIN 1. EMITTER 2 2. BASE 2 3. EMITTER 1 4. COLLECTOR STYLE 7:
PIN 1. BASE
2. EMITTER
3. BASE
4. COLLECTOR
5. COLLECTOR

STYLE 8: PIN 1. CATHODE 2. COLLECTOR 3. N/C 4. BASE 5. EMITTER STYLE 9: PIN 1. ANODE 2. CATHODE 3. ANODE 4. ANODE 5. ANODE Note: Please refer to datasheet for style callout. If style type is not called out in the datasheet refer to the device datasheet pinout or pin assignment.

## **DOCUMENT NUMBER:**

98ASB42984B

Electronic versions are uncontrolled except when accessed directly from the Document Repository. Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red.

**DESCRIPTION:** 

5. COLLECTOR 2/BASE 1

SC-88A (SC-70-5/SOT-353)

PAGE 1 OF 1

onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

onsemi, Onsemi, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase

#### ADDITIONAL INFORMATION

**TECHNICAL PUBLICATIONS:** 

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at

www.onsemi.com/support/sales