

#### MAX98388/MAX98389

### **General Description**

The MAX98388/MAX98389 is a small, cost-effective mono digital input amplifier with integrated IV feedback. The device operates over a wide supply voltage range from 2.3V to 10V. With this supply range, both versions support single-cell, two-cell, and externally regulated/boosted portable applications. MAX98388 is optimized for up to 5.5V applications (single-cell), while MAX98389 is optimized for 5V to 10V cases (two-cell).

The Class-D playback amplifier pairs Class-AB level audio performance with the efficiency needed to extend battery life in portable applications. Active emissionslimiting (AEL) and edge-rate limiting circuitry combined with a spread-spectrum modulation (SSM) scheme reduces EMI and eliminates the need for the output filtering required for traditional Class-D amplifiers.

The device provides a precision output current sense channel and an output voltage feedback channel. The data collected by these channels can be transmitted on the audio data output and enables algorithms such as audio enhancement, bass boosting, speaker protection, and haptic functions to be run on the host audio DSP.

The device includes a programmable threshold playback channel ALC that provides brownout protection for batteries in portable systems, and robust thermal and overcurrent protection to prevent device damage.

The device provides a PCM interface for audio playback and IV feedback data and pairs this with a standard I<sup>2</sup>C interface for device control and status readback. The PCM interface supports common audio data formats such as I<sup>2</sup>S, left justified, and TDM timing. A unique clocking structure eliminates the need for an external high-frequency reference clock. In addition to reducing device size and pin count, eliminating this clock saves interface power while reducing the risk of EMI from highspeed switching and potential board coupling issues.

The package connections are designed to only require edge routing, allowing the use of the cost-effective wafer-level package (WLP) with no requirement for expensive bump vias. The device is available in a 0.4mm pitch 16-bump WLP package and is specified over the extended -40°C to +85°C temperature range.

### **Benefits and Features**

- Wide Amplifier Supply Range (2.3V to 10V)
  Supports Both Single-Cell and Two-Cell Cases
- High-Performance Class-D Amplifier
  - Up to 111dB Dynamic Range (A-Weighted)
  - 10µV<sub>RMS</sub> Output Noise (Single-Cell Mode)
  - 14.5µV<sub>RMS</sub> Output Noise (Two-Cell Mode)
- High Output Power (THD+N ≤ 1%)
  - 1.32W Output Power into  $4\Omega$  (V<sub>PVDD</sub> = 3.7V)
  - 2.4W Output Power into  $4\Omega$  (V<sub>PVDD</sub> = 5V)
  - 5.15W Output Power into  $4\Omega$  (V<sub>PVDD</sub> = 7.4V)
  - 9.1W Output Power into  $4\Omega (V_{PVDD} = 10V)$
- High Amplifier Efficiency (Playback Only Power)
   76% Efficiency at 0.1W into 4Ω (V<sub>PVDD</sub> = 5V)
  - 85.5% Efficiency at 1W into  $4\Omega$  (V<sub>PVDD</sub> = 5V)
  - 90% Efficiency at 1W into  $8\Omega (V_{PVDD} = 5V)$
- Peak THD+N Better than -83dB at 1kHz
- Low Total Quiescent Power
  - 9.3mW (V<sub>PVDD</sub> = 3.7V, IV Feedback Disabled)
  - 13.9mW (V<sub>PVDD</sub> = 3.7V, IV Feedback Enabled)
  - 16.1mW (V<sub>PVDD</sub> = 5V, IV Feedback Enabled)
- 22.5mW (V<sub>PVDD</sub> = 7.4V, IV Feedback Enabled)
- Low < 5µW Software Shutdown Power</li>
- 1ms Turn-On Time (f<sub>S</sub> = 48kHz, Ramp Disabled)
- Five Sample Playback Delay ( $f_S < 50$ kHz,  $f_{IN} = 1$ kHz)
- No External Reference Clock Required
- Playback Sample Rates from 8kHz to 96kHz
- Trimmed Class-D Switching Frequency for EMI Planning
- Extensive Click-and-Pop Reduction Circuitry
- Programmable ALC for Brownout Protection
- Robust Short-Circuit and Thermal Protection
- Available in Space-Saving Package:
  - 2.93mm<sup>2</sup>, 16-pin WLP (0.4mm Pitch)

### Applications

- AR/VR Wearables
- LRA Haptic Drive
- Smart Watches and IoT Devices
- Gaming Devices
- Notebooks and Tablets

#### Ordering Information appears at end of data sheet.

SMBus is a trademark of Intel Corp.

## Simplified Block Diagram



## Digital Input Class-D Amplifier with IV Feedback and Brownout Protection

### **Absolute Maximum Ratings**

| GND to PGND                        | 0.1V to +0.1V                    |
|------------------------------------|----------------------------------|
| V <sub>PVDD</sub> to PGND          | 0.3V to +12V                     |
| V <sub>DD</sub> to GND             | 0.3V to +2.2V                    |
| OUTP, OUTN to PGND                 | 0.3V to V <sub>PVDD</sub> + 0.3V |
| BCLK, LRCLK, DIN, DOUT to GND      | 0.3V to V <sub>DD</sub> + 0.3V   |
| ADDR, I.C. to GND                  | 0.3V to V <sub>DD</sub> + 0.3V   |
| All Other Pins to GND              | -0.3V to +2.2V                   |
| Duration of short between OUTP and | OUTNContinuous                   |

| Duration of short circuit between OUTP or OUTN and PGND, PVDD, or V <sub>DD</sub> Continuous |
|----------------------------------------------------------------------------------------------|
| Continuous power dissipation (T <sub>A</sub> = +70°C, derate 13.7mW/°C                       |
| above +70°C)1.38W                                                                            |
| Junction temperature+150°C                                                                   |
| Operating temperature range40°C to +85°C                                                     |
| Storage temperature range65°C to +150°C                                                      |
| Soldering temperature (reflow)+260°C                                                         |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## **Package Information**

#### WLP

| Package Code                                          | W161P1Z+1                      |
|-------------------------------------------------------|--------------------------------|
| Outline Number                                        | <u>21-100636</u>               |
| Land Pattern Number                                   | Refer to Application Note 1891 |
| Thermal Resistance, Four Layer Board:                 |                                |
| Junction-to-Ambient ( $\theta_{JA}$ )                 | 57.93°C/W                      |
| Junction-to-Case Thermal Resistance ( $\theta_{JC}$ ) | N/A                            |

For the latest package outline information and land patterns (footprints), go to www.maximintegrated.com/packages. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to www.maximintegrated.com/thermal-tutorial.

## **Electrical Characteristics**

 $(V_{PVDD} = 5V \text{ (Single-Cell Mode) or 7.4V (Two-Cell Mode), V_{DD} = 1.8V, V_{GND} = V_{PGND} = 0V, C_{PVDD} = 10\mu\text{F} + 0.1\mu\text{F}, C_{VDD} = 1\mu\text{F}, f_{BCLK} = 3.072\text{MHz}, f_{LRCLK} = 48\text{kHz}, Z_{SPK} = \infty$  between OUTP and OUTN, Single-Cell Mode, AC Measurement Bandwidth = 20Hz to 20kHz, T<sub>A</sub> = T<sub>MIN</sub> to T<sub>MAX</sub>, Typical values are at T<sub>A</sub> = +25°C) (Note 1)

| PARAMETER                               | SYMBOL                 | CONE                                                                          | DITIONS                                       | MIN  | TYP  | MAX  | UNITS |
|-----------------------------------------|------------------------|-------------------------------------------------------------------------------|-----------------------------------------------|------|------|------|-------|
| SYSTEM-LEVEL                            |                        |                                                                               |                                               |      |      |      |       |
|                                         |                        | Guaranteed by                                                                 | Two-cell/<br>boosted mode                     | 5    |      | 10   |       |
| PVDD Supply Voltage                     |                        | PSRR test                                                                     | Single-cell mode                              | 3.0  |      | 5.5  |       |
| Range                                   | Vpvdd                  | Guaranteed by PSR<br>mode, the device is<br>parametric performa<br>guaranteed | functional but                                | 2.3  |      |      | V     |
| V <sub>DD</sub> Supply Voltage<br>Range | V <sub>DD</sub>        | Guaranteed by PSR                                                             | R test                                        | 1.71 | 1.8  | 1.89 | V     |
| PVDD Undervoltage                       | V                      | Single-cell mode                                                              | V <sub>PVDD</sub> falling                     | 1.9  |      | 2.2  |       |
| Lockout                                 | V <sub>UVLO_PVDD</sub> | Two-cell mode                                                                 | V <sub>PVDD</sub> falling                     | 4.4  |      | 4.7  | V     |
|                                         |                        | Single-cell mode (N                                                           | ote 4)                                        | 150  | 200  |      |       |
| PVDD UVLO Hysteresis                    |                        | Two-cell mode (Not                                                            | e 4)                                          | 120  | 150  |      | mV    |
| V <sub>DD</sub> Undervoltage<br>Lockout | V <sub>UVLO_VDD</sub>  | V <sub>DD</sub> falling                                                       | ·                                             | 1.3  |      | 1.6  | V     |
| V <sub>DD</sub> UVLO Hysteresis         |                        | Note 4                                                                        |                                               | 20   | 40   |      | mV    |
| V <sub>DD</sub> Supply Ramp Rate        |                        |                                                                               |                                               | 0.1  |      |      | V/ms  |
| Thermal Shutdown<br>Temperature         |                        | THERMSHDN_THF                                                                 | RES = 0x2                                     |      | 155  |      | °C    |
| Thermal Shutdown<br>Hysteresis          |                        |                                                                               |                                               |      | 15   |      | °C    |
| Thermal Warning<br>Temperature          |                        | THERMWARN_THE                                                                 | RES = 0x2                                     |      | 115  |      | °C    |
| Thermal Warning<br>Hysteresis           |                        |                                                                               |                                               |      | 15   |      | °C    |
| POWER CONSUMPTION                       | N / QUIESCENT I        | POWER CONSUMPT                                                                | ION                                           |      |      |      |       |
|                                         |                        | Both supplies, IV<br>feedback disabled                                        | V <sub>PVDD</sub> = 3.7V                      |      | 9.3  |      |       |
| Total Quiescent Power                   |                        |                                                                               | V <sub>PVDD</sub> = 3.7V                      |      | 13.9 |      | mW    |
|                                         |                        | Both supplies, IV feedback enabled                                            | V <sub>PVDD</sub> = 5V                        |      | 16.1 |      |       |
|                                         |                        | recuback chabled                                                              | V <sub>PVDD</sub> = 7.4V                      |      | 22.5 |      |       |
| PVDD Quiescent<br>Current               |                        | IV feedback<br>disabled                                                       | V <sub>PVDD</sub> = 3.7V                      |      | 1.37 |      | mA    |
| V <sub>DD</sub> Quiescent Current       |                        | IV feedback disable                                                           | d                                             |      | 2.38 |      | mA    |
|                                         |                        |                                                                               | V <sub>PVDD</sub> = 3.7V                      |      | 1.42 | 2    |       |
| PVDD Quiescent<br>Current               |                        | IV feedback<br>enabled                                                        | V <sub>PVDD</sub> = 5V                        | 1    | 1.59 | 2.2  | mA    |
| Guileni                                 |                        |                                                                               | V <sub>PVDD</sub> = 7.4V                      |      | 1.86 | 2.5  | 1     |
| V <sub>DD</sub> Quiescent Current       |                        | IV feedback enabled                                                           | d                                             | 1    | 4.83 | 6.8  | mA    |
| POWER CONSUMPTION                       | N / SOFTWARE S         | SHUTDOWN POWER                                                                | CONSUMPTION                                   | u    |      |      | •     |
| PVDD Software                           |                        | No toggling on                                                                | V <sub>PVDD</sub> = 3.7V,<br>single-cell mode |      | 0.3  | 4    |       |
| Shutdown Current                        | IPVDD_SWSD             | PCM interface pins,<br>T <sub>A</sub> = +25°C                                 | V <sub>PVDD</sub> = 7.4V,<br>two-cell mode    |      | 0.4  | 5    | μΑ    |

## Digital Input Class-D Amplifier with IV Feedback and Brownout Protection

 $(V_{PVDD} = 5V \text{ (Single-Cell Mode) or 7.4V (Two-Cell Mode), V_{DD} = 1.8V, V_{GND} = V_{PGND} = 0V, C_{PVDD} = 10\mu\text{F} + 0.1\mu\text{F}, C_{VDD} = 1\mu\text{F}, f_{BCLK} = 3.072\text{MHz}, f_{LRCLK} = 48\text{kHz}, Z_{SPK} = \infty$  between OUTP and OUTN, Single-Cell Mode, AC Measurement Bandwidth = 20Hz to 20kHz, T<sub>A</sub> = T<sub>MIN</sub> to T<sub>MAX</sub>, Typical values are at T<sub>A</sub> = +25°C) (Note 1)

| PARAMETER                                    | SYMBOL               |                                                                              | ITIONS                                                               | MIN                       | TYP        | MAX                      | UNITS                                   |                                                     |  |     |     |  |
|----------------------------------------------|----------------------|------------------------------------------------------------------------------|----------------------------------------------------------------------|---------------------------|------------|--------------------------|-----------------------------------------|-----------------------------------------------------|--|-----|-----|--|
| V <sub>DD</sub> Software Shutdown<br>Current | IVDD_SWSD            | No toggling on PCM<br>+25°C                                                  | interface pins, T <sub>A</sub> =                                     |                           | 1.5        | 6                        | μA                                      |                                                     |  |     |     |  |
| POWER CONSUMPTION                            | / HARDWARE           |                                                                              | CONSUMPTION                                                          |                           |            |                          |                                         |                                                     |  |     |     |  |
| PVDD Hardware                                |                      | T <sub>A</sub> = +25°C                                                       | V <sub>PVDD</sub> = 3.7V,<br>single-cell mode                        |                           | 0.3        | 4                        |                                         |                                                     |  |     |     |  |
| Shutdown Current                             | IPVDD_HWSD           | 14 - 123 0                                                                   | V <sub>PVDD</sub> = 7.4V,<br>two-cell mode                           |                           | 0.4        | 5                        | μΑ                                      |                                                     |  |     |     |  |
| V <sub>DD</sub> Hardware                     | IVDD_HWSD            | T <sub>A</sub> = +25°C                                                       |                                                                      |                           | 0.2        | 1                        | μA                                      |                                                     |  |     |     |  |
| Shutdown Current ENABLE / DISABLE TIM        | ING                  |                                                                              |                                                                      |                           |            |                          |                                         |                                                     |  |     |     |  |
|                                              |                      |                                                                              | Volume ramp<br>disabled, f <sub>S</sub> ≥<br>44.1kHz                 |                           | 0.6        | 1                        |                                         |                                                     |  |     |     |  |
|                                              | Software-shutdown    | Volume ramp<br>disabled, f <sub>S</sub> <<br>44.1kHz (Note 4)                |                                                                      | 1.1                       | 2.3        |                          |                                         |                                                     |  |     |     |  |
| Turn-On Time                                 | t <sub>ON</sub>      | (device ready to Vor<br>receive audio data) er<br>44                         | Volume ramp<br>enabled, f <sub>S</sub> ≥<br>44.1kHz                  |                           | 2.3        | 2.7                      | - ms                                    |                                                     |  |     |     |  |
|                                              |                      |                                                                              | Volume ramp<br>enabled, f <sub>S</sub> <<br>44.1kHz (Note 4)         |                           | 2.9        | 4.2                      |                                         |                                                     |  |     |     |  |
|                                              |                      | From full-active                                                             | Volume ramp<br>disabled                                              |                           | 70         | 100                      | μs                                      |                                                     |  |     |     |  |
| Turn-Off Time                                | <sup>t</sup> OFF     | state operation to software-shutdown                                         | software-shutdown                                                    | software-shutdown         |            | software-shutdown        | state operation to<br>software-shutdown | Volume ramp<br>enabled,<br>f <sub>S</sub> ≥ 44.1kHz |  | 4.3 | 4.6 |  |
|                                              |                      | done status)                                                                 | Volume ramp<br>enabled,<br>f <sub>S</sub> < 44.1kHz                  |                           | 6.7        | 8                        | ms                                      |                                                     |  |     |     |  |
| Hardware Enable Time                         | <sup>t</sup> HW_EN   | Transition time from<br>shutdown state (RES<br>the software-shutdow          | SET input set high) to                                               |                           |            | 1.5                      | ms                                      |                                                     |  |     |     |  |
| Hardware Reset Time                          | t <sub>HW_RES</sub>  | Transition time from                                                         | software reset (write<br>et bit) until the device<br>o the software- |                           |            | 0.4                      | ms                                      |                                                     |  |     |     |  |
| Hardware Disable<br>Assert Time              | t <sub>HW_</sub> DIS | Minimum time RESE<br>asserted low to ensu<br>transitions to the har<br>state | T input must be<br>re the device                                     |                           | 1          |                          | μs                                      |                                                     |  |     |     |  |
| SPEAKER DIGITAL AUD                          | IO CHANNEL / I       |                                                                              |                                                                      | (flrclk <                 | 50kHz) (No | ote 2)                   |                                         |                                                     |  |     |     |  |
| Passband Cutoff                              | f <sub>PLP</sub>     | Ripple < δ <sub>P</sub>                                                      |                                                                      | 0.452 x<br>f <sub>S</sub> |            |                          | . Ц <b>-</b> ,                          |                                                     |  |     |     |  |
| Frequency                                    |                      | Droop < -3dB                                                                 |                                                                      | 0.457 x<br>f <sub>S</sub> |            |                          | Hz                                      |                                                     |  |     |     |  |
| Passband Ripple                              | δ <sub>P</sub>       | f <sub>IN</sub> < f <sub>PLP</sub> , reference<br>1kHz, digital filter res   | •                                                                    | -0.1                      |            | +0.1                     | dB                                      |                                                     |  |     |     |  |
| Stopband Cutoff<br>Frequency                 | f <sub>SLP</sub>     | Attenuation > $\delta_S$                                                     |                                                                      |                           |            | 0.49 x<br>f <sub>S</sub> | Hz                                      |                                                     |  |     |     |  |

## Digital Input Class-D Amplifier with IV Feedback and Brownout Protection

 $(V_{PVDD} = 5V \text{ (Single-Cell Mode) or 7.4V (Two-Cell Mode), } V_{DD} = 1.8V, V_{GND} = V_{PGND} = 0V, C_{PVDD} = 10\mu\text{F} + 0.1\mu\text{F}, C_{VDD} = 1\mu\text{F}, f_{BCLK} = 3.072 \text{MHz}, f_{LRCLK} = 48 \text{kHz}, Z_{SPK} = \infty$  between OUTP and OUTN, Single-Cell Mode, AC Measurement Bandwidth = 20Hz to 20kHz, T<sub>A</sub> = T<sub>MIN</sub> to T<sub>MAX</sub>, Typical values are at T<sub>A</sub> = +25°C) (Note 1)

| PARAMETER                         | SYMBOL           | COND                                                                                                                              | ITIONS                                                                                                                   | MIN                                                 | TYP                                                 | MAX                                                 | UNITS                                               |                                              |  |     |
|-----------------------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|-----------------------------------------------------|-----------------------------------------------------|-----------------------------------------------------|----------------------------------------------|--|-----|
| Stopband Attenuation              | $\delta_{S}$     | f <sub>IN</sub> > f <sub>SLP</sub>                                                                                                |                                                                                                                          | 75                                                  |                                                     |                                                     | dB                                                  |                                              |  |     |
| Group Delay                       |                  | f <sub>IN</sub> = 1kHz                                                                                                            |                                                                                                                          |                                                     | 5                                                   |                                                     | samples                                             |                                              |  |     |
| SPEAKER DIGITAL AUD               | OCHANNEL /       | DAC DIGITAL FILTER                                                                                                                | R CHARACTERISTICS                                                                                                        | 6 (f <sub>LRCLK</sub> ≥                             | 50kHz) (No                                          | te 2)                                               | ·                                                   |                                              |  |     |
|                                   | f <sub>PLP</sub> | Ripple < δ <sub>P</sub>                                                                                                           |                                                                                                                          | 0.227 x                                             |                                                     |                                                     |                                                     |                                              |  |     |
| Passband Cutoff                   | iPLP             |                                                                                                                                   |                                                                                                                          | f <sub>S</sub>                                      |                                                     |                                                     | Hz                                                  |                                              |  |     |
| Frequency                         |                  | Droop < -3dB                                                                                                                      |                                                                                                                          | 0.314 x<br>f <sub>S</sub>                           |                                                     |                                                     |                                                     |                                              |  |     |
| Passband Ripple                   | δ <sub>P</sub>   | f <sub>IN</sub> < f <sub>PLP</sub> , reference<br>1kHz, digital filter res                                                        | •                                                                                                                        | -0.1                                                |                                                     | +0.1                                                | dB                                                  |                                              |  |     |
| Stopband Cutoff                   | f <sub>SLP</sub> | Attenuation < $\delta_S$                                                                                                          |                                                                                                                          |                                                     |                                                     | 0.49 x                                              | Hz                                                  |                                              |  |     |
| Frequency<br>Stopband Attenuation | δ <sub>S</sub>   | f <sub>IN</sub> > f <sub>SLP</sub>                                                                                                |                                                                                                                          | 80                                                  |                                                     | f <sub>S</sub>                                      | dB                                                  |                                              |  |     |
| -                                 | US               | $f_{IN} = 1 \text{ kHz}$                                                                                                          |                                                                                                                          | 00                                                  |                                                     |                                                     |                                                     |                                              |  |     |
| Group Delay SPEAKER DIGITAL AUD   |                  |                                                                                                                                   |                                                                                                                          | TEDIOTICO                                           | 5.5                                                 |                                                     | samples                                             |                                              |  |     |
|                                   | O CHANNEL /      |                                                                                                                                   |                                                                                                                          |                                                     | (Note 2)                                            |                                                     |                                                     |                                              |  |     |
| DC Attenuation                    |                  |                                                                                                                                   |                                                                                                                          | 80                                                  |                                                     |                                                     | dB                                                  |                                              |  |     |
| DC Blocking Filter -3dB           | f <sub>C</sub>   | f <sub>S</sub> = 8kHz, 16kHz, 32<br>96kHz                                                                                         | 2KHZ, 48KHZ, and                                                                                                         |                                                     | 1.872                                               |                                                     | Hz                                                  |                                              |  |     |
| Cutoff Frequency                  | 0                | f <sub>S</sub> = 44.1kHz, 88.2kH                                                                                                  | Ηz                                                                                                                       |                                                     | 1.72                                                |                                                     |                                                     |                                              |  |     |
| SPEAKER CLASS-D AM                | PLIFIER          |                                                                                                                                   |                                                                                                                          |                                                     |                                                     |                                                     |                                                     |                                              |  |     |
| Output Offset Voltage             | V <sub>OS</sub>  | T <sub>A</sub> = +25°C                                                                                                            |                                                                                                                          | -3                                                  | ±0.3                                                | +3                                                  | mV                                                  |                                              |  |     |
|                                   | Кор              | Peak voltage, A-                                                                                                                  | Amp output power<br>down, single-cell<br>mode                                                                            |                                                     | -77                                                 |                                                     |                                                     |                                              |  |     |
| Click-and-Pop Level               |                  | weighted, 32<br>samples per<br>second, digital<br>silence used for<br>input signal, $Z_{SPK}$<br>= $8\Omega$ + 33µH or 4 $\Omega$ | samples per<br>second, digital<br>silence used for<br>input signal, $Z_{SPK}$<br>= 8 $\Omega$ + 33 $\mu$ H or 4 $\Omega$ | Amp output power<br>down, two-cell<br>mode          |                                                     | -71                                                 |                                                     | dBV                                          |  |     |
|                                   |                  |                                                                                                                                   |                                                                                                                          | input signal, Z <sub>SPK</sub><br>= 8Ω + 33μH or 4Ω | input signal, Z <sub>SPK</sub><br>= 8Ω + 33μH or 4Ω | input signal, Z <sub>SPK</sub><br>= 8Ω + 33μH or 4Ω | input signal, Z <sub>SPK</sub><br>= 8Ω + 33μH or 4Ω | Amp output power-<br>up, single-cell<br>mode |  | -76 |
|                                   |                  | + 33µH                                                                                                                            | Amp output power-<br>up, two-cell mode                                                                                   |                                                     | -70                                                 |                                                     | ]                                                   |                                              |  |     |
|                                   |                  | A-weighted, 24-bit,                                                                                                               | Single-cell mode,<br>DAC low-power<br>mode                                                                               |                                                     | 10                                                  |                                                     |                                                     |                                              |  |     |
| Output Noise                      | eN               | or 32-bit data                                                                                                                    | Two-cell mode,<br>DAC high-<br>performance mode                                                                          |                                                     | 14.5                                                |                                                     | - µV <sub>RMS</sub>                                 |                                              |  |     |
|                                   |                  | A-weighted, 24-bit                                                                                                                | Z <sub>SPK</sub> = 4Ω + 33μH                                                                                             |                                                     | 110                                                 |                                                     |                                                     |                                              |  |     |
|                                   |                  | or 32-bit data,<br>single-cell mode,<br>DAC low power<br>mode (Note 3)                                                            | Z <sub>SPK</sub> = 8Ω + 33μH                                                                                             |                                                     | 110.5                                               |                                                     |                                                     |                                              |  |     |
| Dynamic Range                     | DR               | A-weighted, 24-bit<br>or 32-bit data, two-<br>cell mode, V <sub>PVDD</sub><br>= 7.4V, DAC high-<br>performance mode<br>(Note 3)   | Z <sub>SPK</sub> = 8Ω + 33μH                                                                                             |                                                     | 111                                                 |                                                     | dB                                                  |                                              |  |     |

## Digital Input Class-D Amplifier with IV Feedback and Brownout Protection

 $(V_{PVDD} = 5V \text{ (Single-Cell Mode) or 7.4V (Two-Cell Mode), } V_{DD} = 1.8V, V_{GND} = V_{PGND} = 0V, C_{PVDD} = 10\mu\text{F} + 0.1\mu\text{F}, C_{VDD} = 1\mu\text{F}, f_{BCLK} = 3.072 \text{MHz}, f_{LRCLK} = 48 \text{kHz}, Z_{SPK} = \infty$  between OUTP and OUTN, Single-Cell Mode, AC Measurement Bandwidth = 20Hz to 20kHz, T<sub>A</sub> = T<sub>MIN</sub> to T<sub>MAX</sub>, Typical values are at T<sub>A</sub> = +25°C) (Note 1)

| PARAMETER                            | SYMBOL | COND                                                                                             | ITIONS                                                   | MIN  | ΤΥΡ         | MAX | UNITS |
|--------------------------------------|--------|--------------------------------------------------------------------------------------------------|----------------------------------------------------------|------|-------------|-----|-------|
|                                      |        | f <sub>IN</sub> = 1kHz, T <sub>A</sub> =                                                         | P <sub>OUT</sub> = 1W, Z <sub>SPK</sub><br>= 4Ω + 33μH   |      | -87         |     |       |
| Total Harmonic<br>Distortion + Noise | THD+N  | +25°C, single-cell<br>mode, V <sub>PVDD</sub> = 5V                                               | P <sub>OUT</sub> = 0.7W,<br>Z <sub>SPK</sub> = 8Ω + 33μH |      | -85         | -73 | dB    |
|                                      |        | f <sub>IN</sub> = 1kHz, T <sub>A</sub> = +25<br>V <sub>PVDD</sub> = 7.4V, POU<br>+ 33µH (Note 4) | i°C, two-cell mode,<br>T = 1.4W, Z <sub>SPK</sub> = 8Ω   |      | -83         | -74 |       |
| Full-Scale Output                    |        | Single-cell mode, +1                                                                             | 2dB gain                                                 |      | 12.4        |     |       |
| Voltage                              | FS     | Two-cell mode, +180                                                                              | -                                                        |      | 18.4        |     | dBV   |
| 0                                    |        |                                                                                                  | THD+N = 10%                                              |      | 92          |     |       |
|                                      |        | f <sub>IN</sub> = 1kHz, Z <sub>SPK</sub> =<br>8Ω + 33μH, V <sub>PVDD</sub>                       | $P_{OUT} = 1W$                                           |      | 90          |     | -     |
|                                      |        |                                                                                                  | $P_{OUT} = 0.1W$                                         |      |             |     | -     |
|                                      |        | = 5V                                                                                             |                                                          |      | 80          |     |       |
| Efficiency                           | η      |                                                                                                  | P <sub>OUT</sub> = 0.05W                                 |      | 72          |     | %     |
|                                      |        | f <sub>IN</sub> = 1kHz, Z <sub>SPK</sub> =                                                       | P <sub>OUT</sub> = 1W                                    |      | 85.5        |     | _     |
|                                      |        | 4Ω + 33μH, V <sub>PVDD</sub>                                                                     | P <sub>OUT</sub> = 0.1W                                  |      | 76          |     |       |
|                                      |        | = 5V                                                                                             | P <sub>OUT</sub> = 0.05W                                 |      | 69          |     |       |
|                                      |        |                                                                                                  | V <sub>PVDD</sub> = 3.7V,                                |      | 1.32        |     |       |
|                                      |        |                                                                                                  | single-cell mode                                         |      | 1.52        |     | -     |
|                                      |        | f <sub>IN</sub> = 1kHz, THD+N                                                                    | V <sub>PVDD</sub> = 5V,                                  |      | 2.4         |     |       |
|                                      |        | ≤ 1%, Z <sub>SPK</sub> = 4Ω +<br>33µH                                                            | single-cell mode<br>V <sub>PVDD</sub> = 7.4V,            |      |             |     | -     |
|                                      |        |                                                                                                  | two-cell mode                                            |      | 5.15        |     | _     |
|                                      |        |                                                                                                  | $V_{PVDD} = 8.4V,$                                       |      |             |     |       |
|                                      |        |                                                                                                  | two-cell mode                                            |      | 6.54        |     |       |
|                                      |        |                                                                                                  | V <sub>PVDD</sub> = 3.7V,                                |      | 1.65        |     |       |
|                                      |        |                                                                                                  | single-cell mode                                         |      | 1.05        |     | _     |
|                                      |        | f <sub>IN</sub> = 1kHz, THD+N                                                                    | $V_{PVDD} = 5V,$                                         |      | 3.0<br>6.35 |     | _     |
|                                      |        | ≤ 10%, Z <sub>SPK</sub> = 4Ω                                                                     | single-cell mode<br>V <sub>PVDD</sub> = 7.4V,            |      |             |     |       |
|                                      |        | + 33µH                                                                                           | two-cell mode                                            |      |             |     |       |
|                                      |        |                                                                                                  | $V_{PVDD} = 8.4V,$                                       |      |             |     | -     |
| Output Power                         | POUT   |                                                                                                  | two-cell mode                                            |      | 8.02        |     | W     |
|                                      |        |                                                                                                  | V <sub>PVDD</sub> = 3.7V,                                |      | 0.77        |     |       |
|                                      |        |                                                                                                  | single-cell mode                                         |      | 0.77        |     | _     |
|                                      |        | f <sub>IN</sub> = 1kHz, THD+N                                                                    | V <sub>PVDD</sub> = 5V,                                  |      | 1.4         |     |       |
|                                      |        | ≤ 1%, Z <sub>SPK</sub> = 8Ω +                                                                    | single-cell mode<br>V <sub>PVDD</sub> = 7.4V,            |      |             |     | -     |
|                                      |        | 33µH                                                                                             | two-cell mode                                            |      | 3.05        |     |       |
|                                      |        |                                                                                                  | $V_{PVDD} = 8.4V,$                                       |      |             |     | -     |
|                                      |        |                                                                                                  | two-cell mode                                            |      | 3.87        |     |       |
|                                      |        |                                                                                                  | $V_{PVDD} = 3.7V,$                                       |      |             |     | 1     |
|                                      |        | f <sub>IN</sub> = 1kHz, THD+N                                                                    | single-cell mode                                         |      | 0.95        |     |       |
|                                      |        | $\leq 10\%$ , Z <sub>SPK</sub> = 8 $\Omega$                                                      | V <sub>PVDD</sub> = 5V,                                  | 1.72 |             |     |       |
|                                      |        | + 33µH                                                                                           | single-cell mode                                         |      | 1.72        |     |       |
|                                      |        |                                                                                                  | $V_{PVDD} = 7.4V,$                                       |      | 3.75        |     |       |
|                                      |        |                                                                                                  | two-cell mode                                            |      |             |     |       |

 $(V_{PVDD} = 5V \text{ (Single-Cell Mode) or 7.4V (Two-Cell Mode), V_{DD} = 1.8V, V_{GND} = V_{PGND} = 0V, C_{PVDD} = 10\mu\text{F} + 0.1\mu\text{F}, C_{VDD} = 1\mu\text{F}, f_{BCLK} = 3.072\text{MHz}, f_{LRCLK} = 48\text{kHz}, Z_{SPK} = \infty$  between OUTP and OUTN, Single-Cell Mode, AC Measurement Bandwidth = 20Hz to 20kHz, T<sub>A</sub> = T<sub>MIN</sub> to T<sub>MAX</sub>, Typical values are at T<sub>A</sub> = +25°C) (Note 1)

| PARAMETER                                                         | SYMBOL          | COND                                                                                                   | ITIONS                                                                | MIN   | TYP  | MAX   | UNITS |
|-------------------------------------------------------------------|-----------------|--------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|-------|------|-------|-------|
|                                                                   |                 |                                                                                                        | V <sub>PVDD</sub> = 8.4V,<br>two-cell mode                            |       | 4.84 |       |       |
| Class-D Switching<br>Frequency                                    | f <sub>SW</sub> |                                                                                                        |                                                                       | 285   | 300  | 315   | kHz   |
| Spread-Spectrum<br>Bandwidth                                      | fssm            |                                                                                                        |                                                                       |       | ±14  |       | kHz   |
| Intermodulation<br>Distortion                                     | IMD             | ITU-R, 19kHz/ 20kHz<br>V <sub>IN</sub> = -3dBFS, Z <sub>SPK</sub>                                      |                                                                       |       | -70  |       | dB    |
| Frequency Response                                                |                 | Full response from d input to the amplifier                                                            | •                                                                     | -0.25 |      | +0.25 | dB    |
| Output Stage<br>On-Resistance                                     | R <sub>ON</sub> | PMOS + NMOS (Ful<br>T <sub>A</sub> = +25°C                                                             | l H-Bridge),                                                          |       | 0.38 |       | Ω     |
| Output Current Limit                                              | ILIM            |                                                                                                        |                                                                       | 3.5   |      |       | Α     |
| Output Current Limit<br>Auto-Restart Time                         |                 |                                                                                                        |                                                                       |       | 20   |       | ms    |
| Minimum Load<br>Resistance                                        | RL              | Nominal $4\Omega$ load mir                                                                             | nus 25%                                                               |       | 3    |       | Ω     |
| Maximum Device-to-<br>Device Speaker<br>Channel Phase<br>Mismatch |                 | Output phase shift be<br>devices from 20Hz to<br>sample rates and DA                                   | o 20kHz across all                                                    |       | 1.5  |       | deg   |
| Minimum Load<br>Inductance                                        |                 | In series with a $4\Omega$ lo                                                                          | bad                                                                   |       | 0    |       | μH    |
| Maximum Load<br>Inductance                                        |                 | In series with a $4\Omega$ lo                                                                          | bad                                                                   |       | 100  |       | μH    |
| SPEAKER CLASS-D AMF                                               | PLIFIER / POW   | ER-SUPPLY REJECT                                                                                       | ION                                                                   |       |      |       |       |
| PVDD DC Power<br>Supply Rejection Ratio                           | PSRR            | DC level,<br>$V_{PVDD} = 2.3V$ to $10^{V}$<br>silence used for input                                   | V, T <sub>A</sub> = +25°C, digital<br>It signal, Z <sub>SPK</sub> = ∞ | 70    | 85   |       | dB    |
|                                                                   |                 | V <sub>RIPPLE</sub> =                                                                                  | f <sub>RIPPLE</sub> = 217Hz                                           |       | 85   |       |       |
|                                                                   |                 | 200mV <sub>PP</sub> ,<br>T <sub>A</sub> = +25°C, digital                                               | f <sub>RIPPLE</sub> = 1kHz                                            |       | 85   |       |       |
| PVDD AC Power Supply<br>Rejection Ratio                           | PSRR            | silence used for<br>input signal, $Z_{SPK}$<br>= 8 $\Omega$ + 33 $\mu$ H or<br>4 $\Omega$ + 33 $\mu$ H | f <sub>RIPPLE</sub> = 10kHz                                           |       | 70   |       | dB    |
| V <sub>DD</sub> DC Power Supply<br>Rejection Ratio                | PSRR            | DC level, V <sub>DD</sub> = 1.7                                                                        | IV to 1.89V,<br>ilence used for input                                 | 70    | 85   |       | dB    |
|                                                                   |                 | V <sub>RIPPLE</sub> =                                                                                  | f <sub>RIPPLE</sub> = 217Hz                                           |       | 90   |       |       |
|                                                                   |                 | 100mV <sub>PP</sub> ,<br>T <sub>A</sub> = +25°C, digital                                               | f <sub>RIPPLE</sub> = 1kHz                                            |       | 90   |       |       |
| V <sub>DD</sub> AC Power Supply<br>Rejection Ratio                | PSRR            | silence used for<br>input signal, $Z_{SPK}$<br>= 8 $\Omega$ + 33 $\mu$ H or<br>4 $\Omega$ + 33 $\mu$ H | f <sub>RIPPLE</sub> = 10kHz                                           |       | 80   |       | dB    |
| SPEAKER CLASS-D AMF                                               | PLIFIER / POW   |                                                                                                        | ODULATION                                                             |       |      |       |       |
| Power-Supply<br>Intermodulation                                   |                 |                                                                                                        | PVDD supply,<br>f <sub>RIPPLE</sub> = 217Hz,                          |       | -80  |       | dB    |

 $(V_{PVDD} = 5V \text{ (Single-Cell Mode) or 7.4V (Two-Cell Mode), V_{DD} = 1.8V, V_{GND} = V_{PGND} = 0V, C_{PVDD} = 10\mu\text{F} + 0.1\mu\text{F}, C_{VDD} = 1\mu\text{F}, f_{BCLK} = 3.072 \text{MHz}, f_{LRCLK} = 48 \text{kHz}, Z_{SPK} = \infty$  between OUTP and OUTN, Single-Cell Mode, AC Measurement Bandwidth = 20Hz to 20kHz, T<sub>A</sub> = T\_{MIN} to T\_{MAX}, Typical values are at T<sub>A</sub> = +25°C) (Note 1)

| PARAMETER                                                             | SYMBOL           | COND                                                                                                                              | ITIONS                                                                                                  | MIN                       | TYP         | MAX                      | UNITS   |
|-----------------------------------------------------------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|---------------------------|-------------|--------------------------|---------|
|                                                                       |                  | $T_A = +25^{\circ}C,$                                                                                                             | V <sub>RIPPLE</sub> =<br>200mV <sub>PP</sub>                                                            |                           |             |                          |         |
|                                                                       |                  | $f_{IN} = 1 \text{kHz},$<br>$P_{OUT} = 400 \text{mW},$<br>$Z_{SPK} = 8\Omega + 33 \mu \text{H}$<br>or $4\Omega + 33 \mu \text{H}$ | V <sub>DD</sub> supply,<br>f <sub>RIPPLE</sub> = 217Hz,<br>V <sub>RIPPLE</sub> =<br>100mV <sub>PP</sub> |                           | -80         |                          |         |
| SPEAKER OUTPUT VOL                                                    | TAGE FEEDB       | ACK (Note 2)                                                                                                                      |                                                                                                         |                           |             |                          |         |
| Resolution                                                            |                  |                                                                                                                                   |                                                                                                         |                           | 16          |                          | Bits    |
| Sample Rate                                                           | fs_vfb           |                                                                                                                                   |                                                                                                         | 8                         |             | 96                       | kHz     |
| Voltage Range                                                         | V <sub>SPK</sub> | Single-cell mode                                                                                                                  |                                                                                                         |                           | ±5.5        |                          | v       |
| Power Supply<br>Feedthrough                                           | PSF              | Two-cell mode<br>No input signal, AC r<br>V <sub>DD</sub> , f <sub>RIPPLE</sub> = 1kHz<br>100mVP-P                                |                                                                                                         |                           | ±11<br>-100 |                          | dB      |
| Max Device to Device<br>Voltage Feedback<br>Channel Phase<br>Mismatch |                  | f <sub>IN</sub> = 1kHz                                                                                                            |                                                                                                         |                           | 0.05        |                          | Samples |
| SPEAKER OUTPUT VOL                                                    | TAGE FEEDB       | ACK / DIGITAL FILTER                                                                                                              | CHARACTERISTIC                                                                                          | CS (f <sub>S</sub> < 50kH | z) (Note 2) |                          |         |
| Passband Ripple                                                       |                  | f <sub>IN</sub> < f <sub>PLP</sub> , reference<br>at 1kHz                                                                         | d to the signal level                                                                                   | -0.225                    |             | +0.225                   | dB      |
| Lowpass Filter Cutoff                                                 | f <sub>PLP</sub> | Ripple < δ <sub>P</sub>                                                                                                           |                                                                                                         | 0.44<br>x f <sub>S</sub>  |             |                          |         |
| Frequency                                                             |                  | Droop < -3dB                                                                                                                      |                                                                                                         | 0.45<br>x f <sub>S</sub>  |             |                          | Hz      |
| Lowpass Filter<br>Stopband Frequency                                  | f <sub>SLP</sub> | -40dB limit                                                                                                                       |                                                                                                         |                           |             | 0.58<br>x f <sub>S</sub> | Hz      |
| Lowpass Filter<br>Stopband Attenuation                                |                  |                                                                                                                                   |                                                                                                         | 40                        |             |                          | dB      |
| Group Delay                                                           |                  | f <sub>IN</sub> = 1kHz                                                                                                            |                                                                                                         |                           | 8           |                          | Samples |
| SPEAKER OUTPUT VOL                                                    | TAGE FEEDB       | ACK / DIGITAL FILTER                                                                                                              | CHARACTERISTIC                                                                                          | CS (f <sub>S</sub> ≥ 50kH | z) (Note 2) |                          |         |
| Passband Ripple                                                       |                  | f <sub>IN</sub> ≤ f <sub>PLP</sub> , reference<br>at 1kHz                                                                         | d to the signal level                                                                                   | -0.225                    |             | +0.225                   | dB      |
| Lowpass Filter Cutoff                                                 | f <sub>PLP</sub> | Ripple < δ <sub>P</sub> , 88.2kHz                                                                                                 | z ≤ f <sub>S</sub> ≤ 96kHz                                                                              | 0.235<br>x f <sub>S</sub> |             |                          |         |
| Frequency                                                             |                  | Droop < -3dB, 88.2k                                                                                                               | Hz ≤ f <sub>S</sub> ≤ 96kHz                                                                             | 0.29<br>x f <sub>S</sub>  |             |                          | Hz      |
| Lowpass Filter<br>Stopband Frequency                                  | f <sub>SLP</sub> | -40dB limit                                                                                                                       |                                                                                                         |                           |             | 0.58<br>x f <sub>S</sub> | Hz      |
| Lowpass Filter<br>Stopband Attenuation                                |                  |                                                                                                                                   |                                                                                                         | 40                        |             |                          | dB      |
| Group Delay                                                           |                  | f <sub>IN</sub> = 1kHz                                                                                                            |                                                                                                         |                           | 9           |                          | Samples |
| SPEAKER OUTPUT CUP                                                    | RRENT SENSE      | ADC (Note 2)                                                                                                                      |                                                                                                         |                           |             |                          |         |
| Resolution                                                            |                  |                                                                                                                                   |                                                                                                         |                           | 16          |                          | Bits    |
| Sample Rate                                                           | fs_ISNS          |                                                                                                                                   |                                                                                                         | 8                         |             | 96                       | kHz     |
| Current Range                                                         | I <sub>SPK</sub> |                                                                                                                                   |                                                                                                         |                           | ±3          |                          | Α       |

## Digital Input Class-D Amplifier with IV Feedback and Brownout Protection

 $(V_{PVDD} = 5V \text{ (Single-Cell Mode) or 7.4V (Two-Cell Mode), } V_{DD} = 1.8V, V_{GND} = V_{PGND} = 0V, C_{PVDD} = 10\mu\text{F} + 0.1\mu\text{F}, C_{VDD} = 1\mu\text{F}, f_{BCLK} = 3.072 \text{MHz}, f_{LRCLK} = 48 \text{kHz}, Z_{SPK} = \infty$  between OUTP and OUTN, Single-Cell Mode, AC Measurement Bandwidth = 20Hz to 20kHz, T<sub>A</sub> = T<sub>MIN</sub> to T<sub>MAX</sub>, Typical values are at T<sub>A</sub> = +25°C) (Note 1)

| PARAMETER                                                             | SYMBOL           | COND                                                                                       | ITIONS                                                                                 | MIN                      | TYP  | MAX    | UNITS   |
|-----------------------------------------------------------------------|------------------|--------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|--------------------------|------|--------|---------|
| Dynamic Range                                                         | DNR              | f <sub>IN</sub> = 1kHz, unweigh                                                            | ted                                                                                    |                          | 73   |        | dB      |
|                                                                       |                  | f <sub>IN</sub> = 1kHz, Z <sub>LOAD</sub>                                                  | Single-cell mode,<br>V <sub>PVDD</sub> = 5V,<br>I <sub>SPK</sub> = 0.6A <sub>RMS</sub> |                          | -59  |        |         |
| Total Harmonic                                                        | THD+N            | = 4Ω + 33μΗ                                                                                | Two-cell mode,<br>V <sub>PVDD</sub> = 7.4V,<br>I <sub>SPK</sub> = 1A <sub>RMS</sub>    |                          | -63  |        | dB      |
| Distortion + Noise                                                    | Stortion + Noise | f <sub>IN</sub> = 1kHz, Z <sub>LOAD</sub>                                                  | Single-cell mode,<br>V <sub>PVDD</sub> = 5V,<br>I <sub>SPK</sub> = 0.3A <sub>RMS</sub> |                          | -54  |        | uв      |
|                                                                       |                  |                                                                                            | Two-cell mode,<br>V <sub>PVDD</sub> = 7.4V,<br>I <sub>SPK</sub> = 0.5A <sub>RMS</sub>  |                          | -59  |        |         |
| Differential Mode Gain                                                |                  | Open loop current so response                                                              | ense channel                                                                           | 0.98                     |      | 1.02   |         |
| Differential Mode Gain<br>Variability                                 |                  | Across supply,<br>T <sub>A</sub> = -40°C to +85°C                                          | C (Note 4)                                                                             | -2.5                     |      | +2.5   | %       |
| Maximum Common<br>Mode Gain                                           |                  |                                                                                            |                                                                                        |                          | -60  |        | dB      |
| Highpass Cutoff<br>Frequency                                          |                  | -3dB limit, across all                                                                     | sample rates                                                                           |                          |      | 2      | Hz      |
|                                                                       |                  | DC blocking filter en<br>T <sub>A</sub> = +25°C                                            | DC blocking filter enabled,<br>$T_A = +25^{\circ}C$                                    |                          |      | +0.12  |         |
| DC Offset Current                                                     |                  | DC blocking filter<br>disabled,<br>$T_A = +25$ °C                                          | MAX98388,<br>V <sub>PVDD</sub> = 3.7V,<br>single-cell mode                             | -2                       |      | +2     | mA      |
|                                                                       |                  | DC blocking filter disabled,<br>$T_A = +25 \text{ °C}$                                     | MAX98389,<br>V <sub>PVDD</sub> = 7.4V,<br>two-cell mode                                | -4                       |      | +4     |         |
| Voltage and Current<br>Accuracy Drift Tracking                        |                  | $T_{A} = 0^{\circ}C \text{ to } +85^{\circ}C,$                                             | relative to +25°C                                                                      |                          | 0.4  |        | %       |
| Speaker Amplifier                                                     |                  | MAX98388,<br>f <sub>IN</sub> = 1kHz                                                        | Single-cell mode                                                                       |                          | -80  |        | 10      |
| Voltage to Current<br>Sense Crosstalk                                 |                  | MAX98389,<br>f <sub>IN</sub> = 1kHz                                                        | Two-cell mode                                                                          |                          | -75  |        | dB      |
| Power Supply<br>Feedthrough                                           | PSF              | No input signal, AC<br>V <sub>DD</sub> , f <sub>RIPPLE</sub> = 1kH<br>100mV <sub>P-P</sub> |                                                                                        |                          | 65   |        | dB      |
| Max Current Sense to<br>Voltage Feedback<br>Channel Phase<br>Mismatch |                  | f <sub>IN</sub> = 1kHz                                                                     |                                                                                        |                          | 0.05 |        | Samples |
| Max Device to Device<br>Current Sense Channel<br>Phase Mismatch       |                  | f <sub>IN</sub> = 1kHz                                                                     |                                                                                        |                          | 0.05 |        | Samples |
| SPEAKER OUTPUT CUR                                                    | RENT ADC / D     | IGITAL FILTER CHAR                                                                         | ACTERISTICS (f <sub>S</sub> < 5                                                        | 60 kHz) (Note            | e 2) |        |         |
| Passband Ripple                                                       |                  | f <sub>IN</sub> ≤ f <sub>PLP</sub>                                                         |                                                                                        | -0.225                   |      | +0.225 | dB      |
| Lowpass Filter Cutoff<br>Frequency                                    | f <sub>PLP</sub> | -3dB limit                                                                                 |                                                                                        | 0.44<br>x f <sub>S</sub> |      |        | Hz      |

 $(V_{PVDD} = 5V \text{ (Single-Cell Mode) or 7.4V (Two-Cell Mode), } V_{DD} = 1.8V, V_{GND} = V_{PGND} = 0V, C_{PVDD} = 10\mu\text{F} + 0.1\mu\text{F}, C_{VDD} = 1\mu\text{F}, f_{BCLK} = 3.072 \text{MHz}, f_{LRCLK} = 48 \text{kHz}, Z_{SPK} = \infty$  between OUTP and OUTN, Single-Cell Mode, AC Measurement Bandwidth = 20Hz to 20kHz, T<sub>A</sub> = T<sub>MIN</sub> to T<sub>MAX</sub>, Typical values are at T<sub>A</sub> = +25°C) (Note 1)

| PARAMETER                              | SYMBOL           | COND                               | ITIONS                          | MIN                        | TYP  | MAX                        | UNITS   |
|----------------------------------------|------------------|------------------------------------|---------------------------------|----------------------------|------|----------------------------|---------|
| Lowpass Filter<br>Stopband Frequency   | f <sub>SLP</sub> | -40dB limit                        |                                 |                            |      | 0.58<br>x f <sub>S</sub>   | Hz      |
| Lowpass Filter<br>Stopband Attenuation |                  |                                    |                                 | 40                         |      |                            | dB      |
| Max Group Delay                        |                  | f <sub>IN</sub> = 1kHz             |                                 |                            | 8    |                            | Samples |
| SPEAKER OUTPUT CUF                     | RENT ADC / D     |                                    | ACTERISTICS (f <sub>S</sub> ≥ 5 | 0kHz) (Not                 |      |                            |         |
| Passband Ripple                        |                  | f <sub>IN</sub> ≤ f <sub>PLP</sub> | <b>、</b> -                      | -0.225                     |      | +0.225                     | dB      |
| Lowpass Filter Cutoff<br>Frequency     | f <sub>PLP</sub> | Droop < -3dB, 88.2k                | Hz ≤ f <sub>S</sub> ≤ 96kHz     | 0.23<br>x f <sub>S</sub>   |      | 10.220                     | Hz      |
| Lowpass Filter<br>Stopband Frequency   | f <sub>SLP</sub> | -40dB limit                        |                                 |                            |      | 0.58<br>x f <sub>S</sub>   | Hz      |
| Lowpass Filter<br>Stopband Attenuation |                  |                                    |                                 | 40                         |      |                            | dB      |
| Max Group Delay                        |                  | f <sub>IN</sub> = 1kHz             |                                 |                            | 9    |                            | Samples |
| BROWNOUT PROTECTI                      | ON ALC           |                                    |                                 |                            |      |                            |         |
| Brownout Response<br>Time              |                  | From PVDD below v                  | •                               |                            | 12   |                            | μs      |
|                                        |                  | PVDD falling,                      | Minimum threshold setting       |                            | 2.5  |                            |         |
| Brownout Voltage                       |                  | single-cell mode                   | Maximum threshold setting       | m threshold 3.625          |      |                            | v       |
| Threshold Range                        |                  | PVDD falling, two-                 | Minimum threshold setting       |                            | 5    |                            | v       |
|                                        |                  | cell mode                          | Maximum threshold setting       |                            | 7.25 |                            |         |
| Brownout Voltage                       |                  | Single-cell mode, M                | AX98388 (Note 4)                | 60                         | 75   |                            | mV      |
| Threshold Hysteresis                   |                  | Two-cell mode, MAX                 | (98389 (Note 4)                 | 120                        | 150  |                            | IIIV    |
| Brownout Voltage                       |                  | All brownout voltage threshold     | Single-cell mode,<br>MAX98388   | -3                         |      | +3                         | - %     |
| Threshold Accuracy                     |                  | settings                           | Two-cell mode,<br>MAX98389      | -3                         |      | +3                         | 70      |
| DIGITAL I/O / INPUT-DI                 | N, BCLK, LRCI    | LK                                 |                                 |                            |      |                            |         |
| Input Voltage High                     | VIH              |                                    |                                 | 0.7 x<br>V <sub>DD</sub>   |      |                            | V       |
| Input Voltage Low                      | $V_{IL}$         |                                    |                                 |                            |      | 0.3 x<br>V <sub>DD</sub>   | V       |
| Input Leakage Current                  |                  |                                    |                                 | -1                         |      | +1                         | μA      |
| Input Hysteresis                       | V <sub>HYS</sub> | Note 4                             |                                 | 75                         |      |                            | mV      |
| Maximum Input<br>Capacitance           | C <sub>IN</sub>  |                                    |                                 |                            | 10   |                            | pF      |
| Internal Pull-Down<br>Resistance       | R <sub>PD</sub>  | BCLK, LRCLK, and                   | DIN                             |                            | 3    |                            | MΩ      |
| DIGITAL I/O / INPUT-R                  | ESET             |                                    |                                 |                            |      |                            |         |
| Input Voltage High                     | V <sub>IH</sub>  |                                    |                                 | 0.75 x<br>V <sub>VDD</sub> |      |                            | V       |
| Input Voltage Low                      | V <sub>IL</sub>  |                                    |                                 |                            |      | 0.25 x<br>V <sub>VDD</sub> | V       |

## Digital Input Class-D Amplifier with IV Feedback and Brownout Protection

 $(V_{PVDD} = 5V \text{ (Single-Cell Mode) or 7.4V (Two-Cell Mode), V_{DD} = 1.8V, V_{GND} = V_{PGND} = 0V, C_{PVDD} = 10\mu\text{F} + 0.1\mu\text{F}, C_{VDD} = 1\mu\text{F}, f_{BCLK} = 3.072 \text{MHz}, f_{LRCLK} = 48 \text{kHz}, Z_{SPK} = \infty$  between OUTP and OUTN, Single-Cell Mode, AC Measurement Bandwidth = 20Hz to 20kHz, T<sub>A</sub> = T\_{MIN} to T\_{MAX}, Typical values are at T<sub>A</sub> = +25°C) (Note 1)

| PARAMETER                                   | SYMBOL                | CONDITIONS                                                                                                    | MIN                      | TYP | MAX                      | UNITS |
|---------------------------------------------|-----------------------|---------------------------------------------------------------------------------------------------------------|--------------------------|-----|--------------------------|-------|
| Input Leakage Current                       |                       |                                                                                                               | -1                       |     | +1                       | μA    |
| Input Hysteresis                            | V <sub>HYS</sub>      | Note 4                                                                                                        | 75                       |     |                          | mV    |
| Maximum Input<br>Capacitance                | C <sub>IN</sub>       |                                                                                                               |                          | 10  |                          | pF    |
| DIGITAL I/O / INPUT-SO                      | CL, SDA, ADDR         |                                                                                                               |                          |     |                          |       |
| Input Voltage High                          | VIH                   |                                                                                                               | 0.7 x<br>V <sub>DD</sub> |     |                          | V     |
| Input Voltage Low                           | V <sub>IL</sub>       |                                                                                                               |                          |     | 0.3 x<br>V <sub>DD</sub> | V     |
| Input Leakage Current                       |                       | T <sub>A</sub> = +25 °C, input high                                                                           | -1                       |     | +1                       | μA    |
| Input Hysteresis                            | V <sub>HYS</sub>      | Note 4                                                                                                        | 75                       |     |                          | mV    |
| Maximum Input<br>Capacitance                | C <sub>IN</sub>       |                                                                                                               |                          | 10  |                          | pF    |
| DIGITAL I/O / OPEN DRA                      | IN OUTPUT-S           | SDA                                                                                                           |                          |     |                          |       |
| Output Voltage Low                          | V <sub>OL</sub>       | I <sub>SINK</sub> = 3mA                                                                                       |                          |     | 0.4                      | V     |
| Output High Leakage<br>Current              | I <sub>OH</sub>       | T <sub>A</sub> = +25°C                                                                                        | -1                       |     | +1                       | μA    |
| DIGITAL I/O / PUSH-PUL                      | L OUTPUT-D            | тис                                                                                                           |                          |     |                          |       |
| Output Voltage High                         | V <sub>OH</sub>       | I <sub>OH</sub> = 3mA                                                                                         | V <sub>DD</sub> -<br>0.3 |     |                          | V     |
| Output Voltage Low                          | V <sub>OL</sub>       | I <sub>OL</sub> = 3mA                                                                                         |                          |     | 0.3                      | V     |
|                                             |                       | Maximum-drive mode                                                                                            |                          | 8   |                          |       |
| Output Ourset                               | lau                   | High-drive mode                                                                                               |                          | 6   |                          |       |
| Output Current                              | IOH                   | Normal-drive mode                                                                                             |                          | 4   |                          | mA    |
|                                             |                       | Reduced-drive mode                                                                                            |                          | 2   |                          |       |
| PCM DIGITAL AUDIO IN                        | TERFACE / CLO         | OCK CHARACTERISTICS                                                                                           |                          |     |                          |       |
| LRCLK Frequency<br>Range                    | fLRCLK                | All DAI operating modes                                                                                       | 8                        |     | 96                       | kHz   |
|                                             | <sup>f</sup> BCLK     | I <sup>2</sup> S/left-justified modes                                                                         | 0.256                    |     | 12.288                   | MHz   |
| BCLK Frequency Range                        | BCLK                  | TDM mode                                                                                                      | 0.256                    |     | 24.576                   |       |
| BCLK Duty Cycle                             | DC                    |                                                                                                               | 45                       |     | 55                       | %     |
| BCLK Period                                 | <sup>t</sup> BCLK     | I <sup>2</sup> S/left-justified modes                                                                         | 81.3                     |     |                          | ns    |
| BOLKFEIIOG                                  | BOLK                  | TDM mode                                                                                                      | 40                       |     |                          | 115   |
| Maximum BCLK Input<br>Low-Frequency Jitter  |                       | Maximum allowable jitter before a<br>-20dBFS, 20kHz input has a 1dB<br>reduction in THD+N, RMS jitter ≤ 40kHz |                          | 0.2 |                          | ns    |
| Maximum BCLK Input<br>High-Frequency Jitter |                       | Maximum allowable jitter before a<br>-60dBFS, 20kHz input has a 1dB<br>reduction in THD+N, RMS jitter > 40kHz |                          | 1   |                          | ns    |
| PCM DIGITAL AUDIO IN                        | TERFACE / CLC         | OCK AND DATA INPUT TIMING                                                                                     |                          |     |                          |       |
| LRCLK to BCLK Active<br>Edge Setup Time     | <sup>t</sup> SYNCSET  |                                                                                                               | 4                        |     |                          | ns    |
| LRCLK to BCLK Active<br>Edge Hold Time      | t <sub>SYNCHOLD</sub> |                                                                                                               | 4                        |     |                          | ns    |

## Digital Input Class-D Amplifier with IV Feedback and Brownout Protection

 $(V_{PVDD} = 5V \text{ (Single-Cell Mode) or 7.4V (Two-Cell Mode), V_{DD} = 1.8V, V_{GND} = V_{PGND} = 0V, C_{PVDD} = 10\mu\text{F} + 0.1\mu\text{F}, C_{VDD} = 1\mu\text{F}, f_{BCLK} = 3.072 \text{MHz}, f_{LRCLK} = 48 \text{kHz}, Z_{SPK} = \infty$  between OUTP and OUTN, Single-Cell Mode, AC Measurement Bandwidth = 20Hz to 20kHz, T\_A = T\_{MIN} to T<sub>MAX</sub>, Typical values are at T\_A = +25°C) (Note 1)

| PARAMETER                                             | SYMBOL               | CONDITIONS                                                      | MIN                               | TYP | MAX  | UNITS  |
|-------------------------------------------------------|----------------------|-----------------------------------------------------------------|-----------------------------------|-----|------|--------|
| DIN to BCLK Active<br>Edge Setup Time                 | <sup>t</sup> SETUP   |                                                                 | 4                                 |     |      | ns     |
| DIN to BCLK Active<br>Edge Hold Time                  | t <sub>HOLD</sub>    |                                                                 | 4                                 |     |      | ns     |
| DIN Frame Delay After<br>LRCLK Edge                   |                      | Measured in the number of BCLK cycles, set by selected TDM mode | 0                                 |     | 2    | cycles |
| PCM DIGITAL AUDIO IN                                  | <b>FERFACE / DAT</b> | A OUTPUT TIMING                                                 |                                   |     |      |        |
| BCLK Inactive Edge to DOUT Delay                      | <sup>t</sup> CLKTX   |                                                                 |                                   |     | 14   | ns     |
| BCLK Active Edge to<br>DOUT Hi-Z Delay                | t <sub>HIZ</sub>     |                                                                 | 4                                 |     | 18   | ns     |
| BCLK Inactive Edge to<br>DOUT Active Delay            | <sup>t</sup> ACTV    |                                                                 | 0                                 |     | 14   | ns     |
| I <sup>2</sup> C INTERFACE TIMING                     |                      |                                                                 |                                   |     |      |        |
| Serial Clock Frequency                                | f <sub>SCL</sub>     |                                                                 |                                   |     | 1000 | kHz    |
| Bus Free Time Between<br>STOP and START<br>Conditions | <sup>t</sup> BUF     |                                                                 | 0.5                               |     |      | μs     |
| Hold Time (Repeated)<br>START Condition               | <sup>t</sup> HD,STA  |                                                                 | 0.26                              |     |      | μs     |
| SCL Pulse-Width Low                                   | tLOW                 |                                                                 | 0.5                               |     |      | μs     |
| SCL Pulse-Width High                                  | <sup>t</sup> HIGH    |                                                                 | 0.26                              |     |      | μs     |
| Setup Time for a<br>Repeated START<br>Condition       | <sup>t</sup> SU,STA  |                                                                 | 0.26                              |     |      | μs     |
| Data Hold Time                                        | t <sub>HD,DAT</sub>  |                                                                 | 0                                 |     | 450  | ns     |
| Data Setup Time                                       | t <sub>SU,DAT</sub>  |                                                                 | 50                                |     |      | ns     |
| SDA and SCL Receiving<br>Rise Time                    | t <sub>R</sub>       | Note 4                                                          | 20                                |     | 120  | ns     |
| SDA and SCL Receiving<br>Fall Time                    | t <sub>F</sub>       | Note 4                                                          | 20 x<br>V <sub>DD</sub> /<br>5.5V |     | 120  | ns     |
| SDA Transmitting Fall<br>Time                         | t <sub>F</sub>       |                                                                 | 20 x<br>V <sub>DD</sub> /<br>5.5V |     | 120  | ns     |
| Setup Time for STOP<br>Condition                      | t <sub>SU,STO</sub>  |                                                                 | 0.26                              |     |      | μs     |
| Bus Capacitance                                       | CB                   |                                                                 |                                   |     | 550  | pF     |
| Pulse Width of<br>Suppressed Spike                    | t <sub>SP</sub>      |                                                                 | 0                                 |     | 50   | ns     |

**Note 1:** Limits are 100% tested at T<sub>A</sub> = +25°C. Limits over the operating temperature range and relevant supply voltage range are guaranteed by design and characterization.

Note 2: Digital filter performance is invariant over temperature and is production tested at  $T_A = +25^{\circ}C$ .

Note 3: Measured using the EIAJ method with a -60dBFS output signal at 1kHz referenced to output power at 1% THD+N.

**Note 4:** Minimum and/or maximum limit is guaranteed by design and by statistical analysis of device characterization data. The specification is not guaranteed by production testing.

### **Timing Diagrams**



Figure 1. Hardware Enable and Disable Timing Diagram



Figure 2. PCM Interface Timing Diagram for I<sup>2</sup>S Mode



Figure 3. PCM Interface Timing Diagram for TDM 1 Mode



Figure 4. PCM Interface Data Output Timing Diagram



Figure 5. I<sup>2</sup>C Peripheral Device Control Interface Timing Diagram

## Digital Input Class-D Amplifier with IV Feedback and Brownout Protection

## **Typical Operating Characteristics**

 $(V_{PVDD} = 5V \text{ (Single-Cell Mode) or 7.4V (Two-Cell Mode), } V_{DD} = 1.8V, V_{GND} = V_{PGND} = 1.8V, C_{PVDD} = 10\mu\text{F} + 0.1\mu\text{F}, C_{VDD} = 1\mu\text{F}, f_{BCLK} = 3.072\text{MHz}, f_{LRCLK} = 48\text{Hz}, Playback Data Word Size <math>\geq 24\text{-Bit}, Z_{SPK} = 0$  pen between OUTP and OUTN,  $T_A = +25^{\circ}\text{C}$ )



## Digital Input Class-D Amplifier with IV Feedback and Brownout Protection

 $(V_{PVDD} = 5V \text{ (Single-Cell Mode) or 7.4V (Two-Cell Mode), } V_{DD} = 1.8V, V_{GND} = V_{PGND} = 1.8V, C_{PVDD} = 10\mu\text{F} + 0.1\mu\text{F}, C_{VDD} = 1\mu\text{F}, f_{BCLK} = 3.072\text{MHz}, f_{LRCLK} = 48\text{kHz}, Playback Data Word Size <math>\geq 24\text{-Bit}, Z_{SPK} = 0$  pen between OUTP and OUTN,  $T_A = +25^{\circ}\text{C}$ )



## Digital Input Class-D Amplifier with IV Feedback and Brownout Protection

 $(V_{PVDD} = 5V \text{ (Single-Cell Mode) or 7.4V (Two-Cell Mode), } V_{DD} = 1.8V, V_{GND} = V_{PGND} = 1.8V, C_{PVDD} = 10\mu\text{F} + 0.1\mu\text{F}, C_{VDD} = 1\mu\text{F}, \\ f_{BCLK} = 3.072\text{MHz}, f_{LRCLK} = 48\text{kHz}, Playback Data Word Size \ge 24\text{-Bit}, \\ Z_{SPK} = \text{Open between OUTP and OUTN, } T_{A} = +25^{\circ}\text{C})$ 



## Digital Input Class-D Amplifier with IV Feedback and Brownout Protection

 $(V_{PVDD} = 5V \text{ (Single-Cell Mode) or 7.4V (Two-Cell Mode), } V_{DD} = 1.8V, V_{GND} = V_{PGND} = 1.8V, C_{PVDD} = 10\mu\text{F} + 0.1\mu\text{F}, C_{VDD} = 1\mu\text{F}, f_{BCLK} = 3.072\text{MHz}, f_{LRCLK} = 48\text{kHz}, Playback Data Word Size <math>\geq 24\text{-Bit}, Z_{SPK} = 0$  pen between OUTP and OUTN,  $T_A = +25^{\circ}\text{C}$ )



## Digital Input Class-D Amplifier with IV Feedback and Brownout Protection

 $(V_{PVDD} = 5V \text{ (Single-Cell Mode) or 7.4V (Two-Cell Mode), } V_{DD} = 1.8V, V_{GND} = V_{PGND} = 1.8V, C_{PVDD} = 10\mu\text{F} + 0.1\mu\text{F}, C_{VDD} = 1\mu\text{F}, f_{BCLK} = 3.072\text{MHz}, f_{LRCLK} = 48\text{kHz}, Playback Data Word Size <math>\geq 24\text{-Bit}, Z_{SPK} = 0$  pen between OUTP and OUTN,  $T_A = +25^{\circ}\text{C}$ )



## Digital Input Class-D Amplifier with IV Feedback and Brownout Protection

 $(V_{PVDD} = 5V \text{ (Single-Cell Mode) or 7.4V (Two-Cell Mode), } V_{DD} = 1.8V, V_{GND} = V_{PGND} = 1.8V, C_{PVDD} = 10\mu\text{F} + 0.1\mu\text{F}, C_{VDD} = 1\mu\text{F}, \\ f_{BCLK} = 3.072\text{MHz}, f_{LRCLK} = 48\text{kHz}, Playback Data Word Size <math>\geq 24\text{-Bit}, Z_{SPK} = 0$  pen between OUTP and OUTN,  $T_A = +25^{\circ}\text{C}$ )



## Digital Input Class-D Amplifier with IV Feedback and Brownout Protection

 $(V_{PVDD} = 5V \text{ (Single-Cell Mode) or 7.4V (Two-Cell Mode), } V_{DD} = 1.8V, V_{GND} = V_{PGND} = 1.8V, C_{PVDD} = 10\mu\text{F} + 0.1\mu\text{F}, C_{VDD} = 1\mu\text{F}, f_{BCLK} = 3.072\text{MHz}, f_{LRCLK} = 48\text{kHz}, Playback Data Word Size <math>\geq 24\text{-Bit}, Z_{SPK} = 0$  pen between OUTP and OUTN,  $T_A = +25^{\circ}\text{C}$ )



## Digital Input Class-D Amplifier with IV Feedback and Brownout Protection

 $(V_{PVDD} = 5V \text{ (Single-Cell Mode) or 7.4V (Two-Cell Mode), } V_{DD} = 1.8V, V_{GND} = V_{PGND} = 1.8V, C_{PVDD} = 10\mu\text{F} + 0.1\mu\text{F}, C_{VDD} = 1\mu\text{F}, \\ f_{BCLK} = 3.072\text{MHz}, f_{LRCLK} = 48\text{kHz}, Playback Data Word Size <math>\geq 24\text{-Bit}, Z_{SPK} = 0$  pen between OUTP and OUTN,  $T_A = +25^{\circ}\text{C}$ )



## Digital Input Class-D Amplifier with IV Feedback and Brownout Protection

 $(V_{PVDD} = 5V \text{ (Single-Cell Mode) or 7.4V (Two-Cell Mode), } V_{DD} = 1.8V, V_{GND} = V_{PGND} = 1.8V, C_{PVDD} = 10\mu\text{F} + 0.1\mu\text{F}, C_{VDD} = 1\mu\text{F}, f_{BCLK} = 3.072\text{MHz}, f_{LRCLK} = 48\text{kHz}, Playback Data Word Size <math>\geq 24\text{-Bit}, Z_{SPK} = 0$  pen between OUTP and OUTN,  $T_A = +25^{\circ}\text{C}$ )



## **Pin Configurations**



### **Pin Descriptions**

| PIN    | NAME            | FUNCTION                                                                                                                                                                                                                    | REF<br>SUPPLY | Туре             |
|--------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|------------------|
| A3, B3 | PVDD            | Speaker Amplifier Power Supply Input. Bypass to PGND with a $10\mu$ F capacitor and a $0.1\mu$ F capacitor both placed as close to the supply input as possible.                                                            | _             | Supply           |
| A4     | PGND            | Power Ground. Ground connection for the Class-D amplifier. Connect directly to the same ground plane as GND.                                                                                                                | _             | Supply           |
| A2     | V <sub>DD</sub> | Internal Low Voltage Power Supply Input. Bypass to GND with a $1\mu$ F capacitor placed as close to the supply input as possible. For best performance, take care to minimize the return loop inductance in the PCB layout. | _             | Supply           |
| D3     | GND             | Ground. Ground connection for the internal low voltage analog and digital.<br>Connect directly to the same ground plane as PGND.                                                                                            | _             | Supply           |
| B4     | OUTP            | Positive Class-D Amplifier Output                                                                                                                                                                                           | PVDD          | Analog<br>Output |

## Digital Input Class-D Amplifier with IV Feedback and Brownout Protection

| C4 | OUTN  | Negative Class-D Amplifier Output                                                                                                                                                                                                                                                                     | PVDD | Analog<br>Output            |
|----|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----------------------------|
| C3 | ADDR  | I <sup>2</sup> C Peripheral Device Address. Selects one of four I <sup>2</sup> C addresses.                                                                                                                                                                                                           | VDD  | Digital<br>Input            |
| B1 | SDA   | $^{\rm I2}\text{C-Compatible Serial-Data Input/Output. Connect a pullup resistor to V_{DD} for full output swing.$                                                                                                                                                                                    | VDD  | Digital<br>Input/<br>Output |
| A1 | SCL   | I <sup>2</sup> C-Compatible Serial-Clock Input. Connect a pullup resistor to V <sub>DD</sub> for full output swing.                                                                                                                                                                                   | VDD  | Digital<br>Input            |
| B2 | RESET | Hardware Reset Input. When held low, the device is reset and held in the hardware-shutdown state (resets all digital portions of the device and all registers to default PoR settings). When driven high ( $V_{DD}$ ), the device can exit hardware shutdown if $V_{DD}$ is above the UVLO threshold. | VDD  | Digital<br>Input            |
| D2 | BCLK  | PCM Interface Bit Clock (BCLK) Input. Internally pulled down to GND through $R_{PD}.$                                                                                                                                                                                                                 | VDD  | Digital<br>Input            |
| D4 | LRCLK | PCM Interface Frame Clock Input (LRCLK). The frequency matches the playback sample rate. Internally pulled down to GND through R <sub>PD</sub> .                                                                                                                                                      | VDD  | Digital<br>Input            |
| C1 | DIN   | PCM Interface Data Input (DIN). Internally pulled down to GND through $R_{PD}.$                                                                                                                                                                                                                       | VDD  | Digital<br>Input            |
| D1 | DOUT  | PCM Interface Data Output (DOUT).                                                                                                                                                                                                                                                                     | VDD  | Digital<br>Output           |
| C2 | I.C.  | Internally Connected. Not used for normal device operation. Leave open or connect to V <sub>DD</sub> or GND externally. ADDR can be routed through this bump to connect to $\overline{\text{RESET}}$ and V <sub>DD</sub> .                                                                            | VDD  | _                           |

## **Functional Diagram**



## **Detailed Description**

#### **Device State Control**

The device has three distinct power states: the hardware-shutdown state, the software-shutdown state, and the active state. When transitioning normally between states, the device always moves from the hardware-shutdown state to the software-shutdown state to the active state (or the reverse) based on the state transition requirements. Normal transitions between the software-shutdown state and active state are reversible without waiting for an in-progress transition to be completed. State transitions due to fault conditions, supply removal, and reset conditions are not reversible and are always completed (once initiated) to protect the device. When powering up the device, there is no requirement for the sequence with which each supply is applied.

#### Hardware-Shutdown State

The hardware-shutdown state is the lowest power configuration. When in this state the device is globally held in a reset condition. As a result, the I<sup>2</sup>C control interface is disabled, and all device registers are reset to their PoR states.

When the device is first powered up, it always initializes into the hardware-shutdown state. The device also transitions into the hardware-shutdown state after either a hardware (RESET input driven to logic low) or software (RST bit field) reset event, or anytime the  $V_{DD}$  supply drops below its UVLO threshold. Transitions into the hardware-shutdown state should only be initiated from the software-shutdown state and can cause audible glitches in the speaker output if initiated from the active state.

The device remains held in the hardware-shutdown state until the  $\overline{\text{RESET}}$  input is asserted (driven to a logic high) and the V<sub>DD</sub> supply rises above its UVLO threshold. Once both conditions are met, the device automatically exits the hardware-shutdown state, initializes, and then transitions into the software-shutdown state. During this transition (as part of initialization), the OTP register trim settings are loaded.

#### Software-Shutdown State

The device first enters the software-shutdown state after it transitions out of the hardware-shutdown state. In the softwareshutdown state, the I<sup>2</sup>C interface is active. All device registers can be programmed without restriction and all programmed register states are retained. All other blocks (regardless of block enable settings) are automatically disabled in the software-shutdown state.

The global enable bit (EN) is used to transition the device between the software-shutdown state and the active state. When global enable (EN) is set high, the device powers up and transitions to the active state. When the device is in the active state and global enable (EN) is set low, the device powers down and transitions back to the software-shutdown state. Additionally, anytime the software reset bit (RST) is written with a 1, the device is first reset (transitions to the hardware-shutdown state) and then transitions back into the software shutdown state.

If the V<sub>DD</sub> supply drops below its UVLO threshold, or the hardware reset input (RESET) is pulled low, the device transitions from the software-shutdown state to the hardware-shutdown state.

#### Active State

The device always enters the active state through a transition from the software-shutdown state. In the active state, all enabled device blocks are active and speaker amplifier playback is possible. In the active state, only dynamic register settings (or those restricted to disabled blocks) can be programmed safely.

The only non-fault state transition from the active state is initiated through the global enable bit (EN). All other transitions from the active state are the result of either PVDD dropping below its UVLO threshold or a fault event, and these can result in audible glitches if they occur during active playback.

#### **Power Supply Sequencing**

There is no requirement for the sequence with which each supply must be applied. However, certain state transitions cannot be completed when a supply is below its UVLO threshold. The  $V_{DD}$  supply must be above its UVLO threshold to transition from the hardware-shutdown state to the software-shutdown state. The PVDD supply must be above its UVLO threshold to transition from the software-shutdown state to the active state.

#### **Device Sequencing**

Example device enable and disable sequences are provided. In the tables, steps with the same number followed by a letter can be performed in any order (i.e., Steps nA, nB, and nC are non-sequential sub-steps of Step n).

#### **Example Device Enable Sequencing**

The following recommended device enable sequencing example applies to audio playback with current sense and voltage feedback enabled or disabled.

### Table 1. Recommended Power-Up Sequence for Audio Playback

| STEP | ACTION (STATE)                                                     | DETAILED DESCRIPTION                                                                                                                                                                                                                                                                                                                                                 |
|------|--------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0    | None<br>(Hardware-Shutdown State)                                  | This is the lowest power state. The device and registers are held in reset, and no control or audio interface interactions are possible.                                                                                                                                                                                                                             |
| 1A   | Power-Up V <sub>DD</sub> Supply<br>(Hardware Shutdown State)       | Power the V <sub>DD</sub> supply to above the UVLO threshold. The PVDD supply is not monitored in this state, and the level may be above or below the UVLO threshold. No supply sequencing (V <sub>DD</sub> and PVDD) is required.                                                                                                                                   |
| 1B   | Release Hardware Reset<br>(Hardware-Shutdown State)                | Drive the not hardware reset input ( $\overline{\text{RESET}}$ ) high or always connect (pull up) to the $V_{DD}$ supply input.                                                                                                                                                                                                                                      |
| 2    | Transition to the<br>Software-Shutdown State<br>(State Transition) | Once conditions are met (Steps 1A and 1B), the device automatically transitions to the software-shutdown state. The transition is complete after the hardware enable time ( $t_{HW}$ _EN) has elapsed (if no error status is reported). Do not attempt to program or read back the device registers during this transition.                                          |
| 3    | None<br>(Software-Shutdown State)                                  | This is the lowest power state where the I <sup>2</sup> C interface is active and register settings can be programmed and retained. Can be used for a system idle/standby case or when the host system is active, but no playback use case is active.                                                                                                                |
| 4A   | Program Device Registers<br>(Software-Shutdown State)              | The system software should fully configure the device registers (except EN—the global enable bit) for the desired audio use case. This includes clock/interface settings, amplifier mode, playback channel settings, and current sense/voltage feedback channel settings (if enabled).                                                                               |
| 4B   | Power-Up PVDD Supply<br>(Software-Shutdown State)                  | Power the PVDD supply to above the UVLO threshold (if not done previously) before attempting to transition to the active state.                                                                                                                                                                                                                                      |
| 4C   | Enable the External Clocks<br>(Software-Shutdown State)            | Start the PCM interface clocks (bit clock and frame clock) before attempting to transition to the active state.                                                                                                                                                                                                                                                      |
| 5    | Set Global Enable Bit<br>(Software-Shutdown State)                 | Set the global enable bit high (EN) to allow the device to transition to the active state (if all other conditions are met). To avoid potentially audible glitches, the input PCM playback data (DIN) should be silent before and during the transition to the active state.                                                                                         |
| 6    | Transition to the<br>Active State<br>(State Transition)            | The state transition is complete after the turn-on time $(t_{ON})$ has elapsed. Note that the duration of the turn-on time $(t_{ON})$ varies depending on whether volume ramp-up is enabled or bypassed. When the transition has been completed, the power-up done status state bit is set. If the transition fails, one or more fault status state bits can be set. |
| 7    | Audio Playback<br>(Active State)                                   | The device is in the active state with playback active or ready. To avoid errors and audible glitches during any device programming in the active state, all register bit field restrictions must be observed.                                                                                                                                                       |

#### Example Device Disable Sequencing

The following recommended device disable sequencing example applies to the audio playback with current sense and voltage feedback enabled or disabled.

## Table 2. Recommended Power-Down Sequence for Audio Playback

| STEP | ACTION (STATE)                                                     | DETAILED DESCRIPTION                                                                                                                                                                                                                                                                                                                                    |
|------|--------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0    | Audio Playback<br>(Active State)                                   | The device is in the active state with playback active or ready.                                                                                                                                                                                                                                                                                        |
| 1    | Clear Global Enable Bit<br>(Active State)                          | Before power-down, the host should first ramp down and disable (silence) the audio input data (DIN). Next, set the global enable bit (EN) low to transition the device to the software-shutdown state.                                                                                                                                                  |
| 2    | Transition to the<br>Software-Shutdown State<br>(State Transition) | The transition is complete after the audio turn-off time ( $t_{OFF}$ ) has elapsed. Note that the duration of the turn-off time ( $t_{OFF}$ ) varies depending on whether volume ramp down is enabled or bypassed. When the transition has been completed, the power-down done status state bit is set.                                                 |
| 3    | Idle/Reprogram Device<br>(Software-Shutdown State)                 | The device can idle in the software-shutdown state. The PVDD supply can be<br>powered down, and the external clocks can be disabled to save power. The device<br>can be freely reconfigured in this state.<br>To return to the active state, start from Step 3 in the example device enable<br>sequencing, and follow the power-up sequence from there. |
| 4    | Transition to the<br>Hardware-Shutdown State<br>(State Transition) | Before transitioning to the hardware-shutdown state, first ensure that the external clocks are disabled. Then, either assert the not hardware reset input (RESET) to a valid logic low level for longer than the hardware disable time ( $t_{HW_DIS}$ ) or power down the V <sub>DD</sub> supply to below the UVLO threshold.                           |
| 5    | None<br>(Hardware-Shutdown State)                                  | This is the lowest power state. All supplies can be disabled as desired. The device, all interfaces, and all registers are fully reset in this state.                                                                                                                                                                                                   |

### **Device Status Event Reporting**

The device provides a set of status bits that inform the host about events that have occurred on-chip. For each status event source, both a RAW and STATE bit is provided with the following functions:

#### **Raw Status (RAW)**

Each status event source has a read-only bit to indicate the real-time raw status of the interrupt source. Some RAW status bits are asserted allowing for live readback of the current event source status. Other RAW status bits are pulsed only on event occurrence, in which case the STATE bit should be read to determine if an event has occurred since the last readback.

#### State Status (STATE)

Each status event source has a clear-on-read (read-only) state bit that is set whenever a rising edge occurs on the associated RAW status bit.

#### **Device Status Event Sources**

The complete list of status event sources is described in <u>Table 3</u>.

### Table 3. Device Status Event Sources 1

| REGISTER<br>ADDRESS | BIT | EVENT<br>SOURCE              | BIT NAME        | RAW STATUS                                            | DESCRIPTION                                                                                                                                                       |
|---------------------|-----|------------------------------|-----------------|-------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                     | 7   | Thermal<br>Shutdown          | THERMSHDN_*     | Asserted Level                                        | Indicates that the die temperature is greater than the configured thermal-shutdown threshold.                                                                     |
|                     | 6   | Thermal<br>Warning<br>Begin  | THERMWARN_BGN_* | Asserted Level                                        | Indicates that the die temperature has exceeded the configured thermal-warning threshold.                                                                         |
|                     | 5   | Thermal<br>Warning<br>End    | THERMWARN_END_* | Asserted Level                                        | Indicates that the die temperature has<br>dropped below the configured thermal-<br>warning threshold (after exceeding it).                                        |
| RAW 0x2001          | 4   | Speaker<br>Output<br>Monitor | SPKMON_ERR_*    | Pulsed-On<br>Event                                    | Indicates that the speaker output monitor<br>has detected a fault event. Events are only<br>generated when the global enable bit (EN)<br>is set high.             |
| STATE<br>0x2004     | 3   | Clock<br>Monitor             | CLK_ERR_*       | Asserted in<br>Auto Mode/<br>Pulsed in<br>Manual Mode | Indicates the clock monitor has detected a<br>clock error event. Events are only<br>generated when the global enable bit (EN)<br>is set high.                     |
|                     | 2   | Power-<br>Down<br>Done       | PWRDN_DONE_*    | Pulsed-On<br>Event                                    | Indicates the device completed power<br>down into the software-shutdown state<br>from the active state.                                                           |
|                     | 1   | Power-Up<br>Done             | PWRUP_DONE_*    | Pulsed-On<br>Event                                    | Indicates the device has both transitioned<br>out of the software-shutdown state, and<br>that the playback channel is enabled and<br>ready to receive audio data. |
|                     | 0   | OTP Fail                     | OTP_FAIL_*      | Asserted Level                                        | Indicates that the OTP load routine that<br>runs when initializing the device has failed<br>to complete successfully.                                             |

| REGISTER<br>ADDRESS    | BIT | EVENT<br>SOURCE                         | BIT<br>NAME      | RAW<br>STATUS                                         | DESCRIPTION                                                                                                      |
|------------------------|-----|-----------------------------------------|------------------|-------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|
|                        | 7   | _                                       | —                | —                                                     | —                                                                                                                |
|                        | 6   | _                                       | —                | —                                                     | —                                                                                                                |
|                        | 5   | Brownout<br>Protection<br>ALC Mute      | BR_ALC_MUTE_*    | Asserted Level                                        | Indicates that the Brownout Protection ALC is muting the speaker channel.                                        |
|                        | 4   | Brownout<br>Protection<br>ALC Active    | BR_ALC_ACTIVE_*  | Asserted Level                                        | Indicates that the Brownout Protection ALC is attenuating the speaker channel.                                   |
| RAW<br>0x2002<br>STATE | 3   | Brownout<br>Protection<br>ALC<br>Thresh | BR_ALC_THRES_*   | Asserted Level                                        | Indicates that the PVDD level is below the Brownout Protection ALC threshold.                                    |
| 0x2005                 | 2   | PVDD<br>UVLO<br>Shutdown                | PVDD_UVLO_SHDN_* | Asserted in<br>Auto Mode/<br>Pulsed in<br>Manual Mode | Indicates that the PVDD level dropped<br>below the UVLO threshold during<br>operation in the audio-active state. |
|                        | 1   | Speaker<br>Amplifier<br>Overcurrent     | SPK_OVC_*        | Asserted Level                                        | Indicates that the amplifier output current exceeded the overcurrent threshold.                                  |
|                        | 0   | Speaker<br>Amplifier<br>Clipping        | SPK_CLIP_*       | Asserted Level                                        | Indicates that an amplifier output clipping event was detected.                                                  |

## Table 4. Device Status Event Sources 2

### **PCM Interface**

The flexible PCM interface supports common audio playback sample rates from 8kHz to 96kHz and I/V feedback sample rates from 8kHz to 96kHz. The PCM interface also supports standard I<sup>2</sup>S, left-justified, and TDM data formats. The PCM interface is disabled and powered down when both the PCM data input (DIN) and PCM data output (DOUT) are disabled.

#### **PCM Clock Configuration**

The device PCM interface functions as a peripheral, and as such, requires the host (also called the manager or controller) to supply both an external bit clock (BCLK) and frame clock (LRCLK). To configure the PCM interface clock inputs, the host must program both the PCM interface and playback channel sample rate (PCM\_SR) and the bit clock (BCLK) to frame clock (LRCLK) ratio (PCM\_BSEL). The PCM interface sample rate and the speaker playback channel sample rate always match and must be configured (PCM\_SR) to match the frequency of the frame clock (LRCLK).

The current sense ADC and voltage feedback channel sample rate (IV\_SR) can be set to the same sample rate as the PCM interface and speaker channel, or to any supported lower sample rate according to the restrictions in <u>Table 5</u>. When the current sense ADC channel is set to a lower rate than the speaker amplifier channel, the output data contains repeated samples.

#### ISENSE ADC/V FEEDBACK DATA SAMPLE RATE (kHz) N/A = NOT AVAILABLEN/S = NOT SUPPORTED 96 88.2 48 44.1 32 24 22.05 16 12 11.025 8 96 1 N/S 2 N/S 3 4 N/S 6 8 N/S 12 N/A N/S 2 N/S N/S 4 N/S N/S 8 N/S 88.2 1 48 N/A N/A 1 N/S N/S 2 N/S 3 4 N/S 6 N/S N/S 44.1 N/A N/A N/A 1 2 N/S N/S 4 N/S 32 N/A N/S N/S 2 N/S N/S 4 N/A N/A N/A 1 PCM INTERFACE AND SPEAKER 24 N/A N/A N/A N/A N/A 1 N/S N/S 2 N/S 3 **CHANNEL SAMPLE** RATE (kHz) 22.05 N/A N/S N/S 2 N/A N/A N/A N/A N/A 1 N/S 16 N/A N/A N/A N/A N/A N/A N/A 1 N/S N/S 2 N/S N/S 12 N/A N/A N/A N/A N/A N/A N/A N/A 1 11.025 N/A N/A N/A N/A N/A N/A N/A N/A N/A 1 N/S 8 N/A 1

### Table 5. Supported PCM Interface to IV Feedback Channel Sample Rate Ratios

The device supports a range of bit-clock-to-frame clock ratios (PCM\_BSEL) ranging from 32 to 512. However, based on the selected PCM interface sample rate (LRCLK frequency), the configured clock ratio cannot result in a BLCK frequency that exceeds 24.576MHz.

#### PCM Data Format Configuration

The device supports the standard I<sup>2</sup>S, left-justified, and TDM data formats. The operating mode is configured using the PCM\_FORMAT bit field.

#### I<sup>2</sup>S/Left-Justified Mode

I<sup>2</sup>S and left-justified formats support two channels that can be 16-, 24-, or 32-bits in length. The BCLK to LRCLK ratio (PCM\_BSEL) must be configured to be twice the desired channel length. The audio data word size is configurable to 16-, 24-, or 32-bits in length (PCM\_CHANSZ) and must be programmed to be less than or equal to the channel length. If the resulting channel length exceeds the configured data word size, then the data input LSBs are truncated and the data output LSBs are padded with either zero or Hi-Z data based on the PCM\_TX\_EXTRA\_HIZ register bit setting.

## Table 6. Supported I<sup>2</sup>S/Left-Justified Mode Configurations

| CHANNELS | CHANNEL<br>LENGTH | BCLK TO LRCLK RATIO<br>(PCM_BSEL) | SUPPORTED DATA WORD SIZES<br>(PCM_CHANSZ) |
|----------|-------------------|-----------------------------------|-------------------------------------------|
|          | 16                | 32                                | 16                                        |
| 2        | 24                | 48                                | 16, 24                                    |
|          | 32                | 64                                | 16, 24, 32                                |

With the default PCM settings, falling LRCLK indicates the left channel data (Channel 0) and the start of a new frame, while rising LRCLK indicates the right channel data (Channel 1). In I<sup>2</sup>S mode, the MSB of the audio word is latched on the second active BCLK edge after an LRCLK transition. In left-justified mode, the MSB of the audio word is latched on the first active BCLK edge after an LRCLK transition.

The PCM\_BCLKEDGE register bit selects either the rising or falling edge of BCLK as the active edge that is used for data capture (DIN) and data output (DOUT). The PCM\_CHANSEL bit configures which LRCLK edge indicates the start of a new frame (Channel 0), and LRCLK transitions always align with the inactive BCLK edge. The data output is valid on the same active BCLK edge as the data input. The data output also transitions on the same edge as the data input.

| LRCLK CHANNEL 0 (LEFT)                               | CHANNEL 1 (RIGHT)                                                                       |
|------------------------------------------------------|-----------------------------------------------------------------------------------------|
| DOUT 15/14/13/12/11/10/9/8/7/6/5/4/3/2/1/0/ PAD BITS | 15/14/13/12/11/10/9/8/7/6/5/4/3/2/1/0/ PAD BITS 15/14                                   |
|                                                      |                                                                                         |
| DIN                                                  | 15 (14 (13 (12 (11 ) 10 ) 9 (8 ( 7 ) 6 ( 5 ) 4 ) 3 ( 2 ) 1 ) 0 ( 15 ) (14 ) (15 ) (14 ) |

*Figure 6. Standard I<sup>2</sup>S Mode Example* 

|           | CHANNEL 0 (LEFT)                                             | CHANNEL 1 (RIGHT)                               |          |
|-----------|--------------------------------------------------------------|-------------------------------------------------|----------|
| DOUT 15/1 | 4 13 12 11 10 9 8 7 6 5 4 3 2 1 0 PAD BITS                   | 15/14/13/12/11/10/9/8/7/6/5/4/3/2/1/0/ PAD BITS | 15 14 13 |
|           |                                                              |                                                 |          |
| DIN 215/1 | 4 (13) (12) (11) (10) (2) (2) (2) (2) (2) (2) (2) (2) (2) (2 | 15/14/13/12/11/10/9/8/7/6/5/4/3/2/1/0           | 15 14 13 |

Figure 7. Baseline Left-Justified Mode Example

| LRCLK CHANNEL 0 (LEFT)                               | CHANNEL 1 (RIGHT)                                                     |
|------------------------------------------------------|-----------------------------------------------------------------------|
| DOUT 15/14/13/12/11/10/9/8/7/6/5/4/3/2/1/0/ PAD BITS | 15/14/13/12/11/10/9/8/7/6/5/4/3/2/1/0/ PAD BITS /15/14/13             |
|                                                      |                                                                       |
| DIN                                                  | 15/14/13/12/11/10/9/8/7/6/5/4/3/2/1/0//////////////////////////////// |

Figure 8. Left-Justified Mode (Frame Clock Inverted)

| LRCLK CHANNEL 0 (LEFT)                               | CHANNEL 1 (RIGHT)                                                     |
|------------------------------------------------------|-----------------------------------------------------------------------|
| DOUT 15/14/13/12/11/10/9/8/7/6/5/4/3/2/1/0/ PAD BITS | 15/14/13/12/11/10/9/8/7/6/5/4/3/2/1/0/ PAD BITS /15/14/13             |
|                                                      |                                                                       |
| DIN                                                  | 15/14/13/12/11/10/9/8/7/6/5/4/3/2/1/0//////////////////////////////// |
|                                                      |                                                                       |

Figure 9. Left-Justified Mode (Bit Clock Inverted)

#### **TDM Modes**

The provided TDM modes support timing for up to 16 digital audio input channels (DIN), each containing 16-, 24-, or 32bits of data. The digital audio output (DOUT) is structured into 8-bit slots, and the timing can support up to a maximum of 128 data output slots. The number of TDM input channels and output slots is determined by both the selected bit clock (BCLK) to frame clock (LRCLK) ratio (PCM\_BSEL) and the selected data word and channel length (PCM\_CHANSZ).

For a given valid configuration, the number of available data input channels per frame is calculated as follows:

Number of Available Data Input Channels = BCLK to LRCLK Ratio/Channel Length

#### For a given valid configuration, the number of available 8-bit data output slots per frame is calculated as follows:

Number of Available Data Output Slots = BCLK to LRCLK Ratio/8

<u>Table 7</u> shows the supported TDM mode configurations for each combination of input data channels and output data slots. In some configurations, the maximum PCM interface and speaker amplifier playback sample rate is limited to less than 96kHz to avoid violating the nominal bit clock (BCLK) frequency limit of 24.576MHz.

| INPUT DATA<br>CHANNELS | OUTPUT<br>DATA SLOTS | DATA WORD SIZES<br>(PCM_CHANSZ) | BCLK TO LRCLK<br>RATIO (PCM_BSEL) | MAXIMUM PLAYBACK<br>SAMPLE RATE (f <sub>LRCLK</sub> ) |
|------------------------|----------------------|---------------------------------|-----------------------------------|-------------------------------------------------------|
| 2                      | 4                    | 16                              | 32                                |                                                       |
|                        | 6                    | 24                              | 48                                |                                                       |
|                        | 8                    | 32                              | 64                                |                                                       |
| 3                      | 15                   | 32                              | 125                               |                                                       |
| 4                      | 8                    | 16                              | 64                                | 96kHz                                                 |
|                        | 12                   | 24                              | 96                                |                                                       |
|                        | 16                   | 32                              | 128                               |                                                       |
| 5                      | 15                   | 24                              | 125                               |                                                       |
| 7                      | 15                   | 16                              | 125                               |                                                       |
|                        | 31                   | 32                              | 250                               |                                                       |
| 8                      | 16                   | 16                              | 128                               |                                                       |
|                        | 24                   | 24                              | 192                               |                                                       |
|                        | 32                   | 32                              | 256                               |                                                       |
| 10                     | 31                   | 24                              | 250                               |                                                       |
| 15                     | 31                   | 16                              | 250                               |                                                       |
| 16                     | 32                   | 16                              | 256                               |                                                       |
| 7                      | 31                   | 32                              | 250                               | - 48kHz                                               |
| 10                     | 31                   | 24                              | 250                               |                                                       |
| 10                     | 40                   | 32                              | 320*                              |                                                       |
| 15                     | 31                   | 16                              | 250                               |                                                       |
| 16                     | 48                   | 24                              | 384                               |                                                       |
|                        | 64                   | 32                              | 512                               |                                                       |

### Table 7. Supported TDM Mode Configurations

Note: A BCLK to LRCLK ratio of 320 can only be used with sample rate settings of 44.1kHz and 48kHz.

With the default PCM interface settings in TDM mode, a rising frame clock (LRCLK) edge acts as the frame sync pulse and indicates the start of a new frame. The frame sync pulse width must be equal to at least one bit clock period. However, the falling edge can occur at any time as long as it does not violate the setup time of the next frame sync pulse rising edge. The PCM\_CHANSEL bit is used to invert the frame clock (LRCLK) edges (sync pulse) that start a TDM frame.

In TDM mode, the MSB of the first audio word can be latched on the first (TDM Mode 0), second (TDM Mode 1), or third (TDM Mode 2) active bit clock edge after the sync pulse and is programmed by the PCM\_FORMAT bits. Additionally, the PCM\_BCLKEDGE register bit allows the active bit clock edge (for data capture and data output) to be programmed.

The data output is valid on and transitions on the same active bit clock (BCLK) edge as the data input.



Figure 10. TDM Mode Examples

#### PCM Data Channel Configuration

The PCM interface data input (DIN) receives the source data for the speaker amplifier channel while the data output (DOUT) transmits the data from the current sense ADC and voltage feedback channels.

#### **PCM Data Input**

The PCM playback channel is enabled with the PCM\_RX\_EN bit and can accept data from any valid input data channel. The device provides an input digital mono mixer that can route a single channel or can mix two PCM input channels to create a mono input to the speaker playback channel. The PCM\_DMMIX\_CFG bit is used to configure the mixer, while the PCM\_DMMIX\_CH0\_SOURCE and PCM\_DMMIX\_CH1\_SOURCE bits select which of the potential 16 PCM input channels are used as the input to the mono mixer. In I<sup>2</sup>S and left-justified modes, only the two lowest input channels (PCM input channels 0 and 1) are available. In TDM mode, the number of available PCM input channels depends on the interface configuration and ranges from a minimum of 2 channels up to the maximum of 16 channels. If the PCM playback channel is disabled (PCM\_RX\_EN = 0), a zero code value is driven into the speaker amplifier channel.

#### **PCM Data Output**

The PCM interface data output (DOUT) is enabled by the PCM\_TX\_EN bit field and can transmit voltage and current data onto any valid output channel or slot. In I<sup>2</sup>S and left-justified mode, only two data output channels are available in each output transmit frame (Channel 0 and 1). In TDM mode, each output transmit frame can contain up to 64 sequential 8-bit data output slots, each of which is numbered from 0 up to a maximum of 63.

In I<sup>2</sup>S and left-justified modes, the speaker amplifier output voltage feedback and output current sense data are available for data output transmission in either output channel. The voltage and current output data only contain 16-bits of valid data, and if the PCM interface data word size (PCM\_CHANSZ) exceeds this, the remaining bits are zero-padded (out to 24- or 32-bits). Furthermore, if the channel length (set by the bit clock to frame clock ratio with PCM\_BSEL) exceeds the PCM interface data word size, additional trailing bits can be either Hi-Z or zeros (based on the PCM\_TX\_EXTRA\_HIZ setting). The output data can also be assigned to share the same channel or to be frame interleaved in the same channel.

In TDM mode, the voltage and current data are individually assigned to data output slots. The output data is always a 16bit word size that fits into two consecutive data output transit slots. <u>Table 8</u> shows the output data format and parameters.

| OUTPUT<br>DATA TYPE                          | SYMBOL | DATA<br>WORD SIZE<br>(BITS) | NUMBER OF<br>TDM SLOTS | ENABLE/SLOT<br>ASSIGNMENT     |
|----------------------------------------------|--------|-----------------------------|------------------------|-------------------------------|
| Speaker Amplifier<br>Output Voltage Feedback | VFB    | 16                          | 2                      | PCM_VFB_EN/<br>PCM_VFB_SLOT   |
| Speaker Amplifier<br>Output Current Sense    | IMON   | 16                          | 2                      | PCM_IMON_EN/<br>PCM_IMON_SLOT |

## Table 8. Supported PCM Data Output Types

An individual enable and slot assignment bit field is provided for both the voltage and current output data. In I<sup>2</sup>S and leftjustified modes, use output Slot 0 to assign data to Channel 0 and output Slot 1 to assign data to Channel 1. In TDM mode, the slot assignment selects the slot where the output data type transmission begins for the required two data output transmit slots (e.g., voltage output data assigned to Slot 6 would occupy Slots 6 and 7).

In TDM mode, voltage and current data can be assigned to any valid data output slot with some restrictions. First, it is invalid for data to be assigned such that the data word extends beyond the end of the data output frame. For example, since the data requires two slots to transmit, it cannot be assigned to the last slot of the frame. Next, it is also invalid to assign output data to any slot that overlaps with the slot assignment of other output data (this also applies to channels in I<sup>2</sup>S and left-justified modes unless channel sharing or interleaving is used). Finally, it is invalid to assign data to any slots that do not exist in the frame structure of the current PCM interface configuration.

Any data output (DOUT) slots that exist in the current frame structure but have no output data assigned to them are either Hi-Z or driven with a 0 code (as set by the PCM\_TX\_SLOT\_HIZ bit field). If a data output is disabled, then the assigned data output slots are either Hi-Z or driven with 0 code (set by the PCM\_TX\_SLOT\_HIZ bit field).

#### Data Output Channel-Interleaved I/V Data

In I<sup>2</sup>S and left-justified use cases, the PCM interface limits the number of available data output channels to two making it impossible to fit amplifier output current sense and voltage feedback data from stereo devices on a single shared data output (DOUT) line. For these cases, the data output can be configured to allow the current sense and voltage feedback data types from a single device to share a single data output channel. To enable channel-interleaved mode, set the PCM\_TX\_INTERLEAVE bit high. Then assign the current sense and voltage feedback data types to the same valid data channel (using PCM\_VFB\_SLOT and PCM\_IMON\_SLOT).

In this configuration, the current and voltage data types are frame interleaved on the assigned data output channel. The current and voltage data words are both 16-bits in length, and as a result, if the channel length is longer than 16-bits, the trailing padding bits are set to either Hi-Z or zero code depending on the state of the PCM\_TX\_EXTRA\_HIZ bit field.

To identify the data type in channel-interleaved mode, the LSB of the 16-bit data word is dropped (truncated). The data word is then right-shifted by a single bit, and the now vacant MSB is replaced with either a 0 to indicate voltage feedback data or a 1 to indicate current sense data. For phase alignment, the voltage data for a single sampling instant is always transmitted in the assigned channel on the first frame, followed by the current data on the second frame. The MSB value and the transmission order allow the host to identify and phase-align the output data across frames.

Since the I/V data is frame interleaved, the sample rate for the PCM interface must be greater than that of the I/V channels by an integer ratio of 2. *Figure 11* shows a basic case where the sample rate of the PCM interface is twice that of the I/V channels.



Figure 11. I/V Feedback Channel Data Interleaved on Data Output Channel 0

#### Data Output Shared Channel I/V Data

In I<sup>2</sup>S and left-justified use cases, the PCM interface limits the number of available data output channels to two. This makes it impossible to fit amplifier output current sense and voltage feedback data from a stereo pair of devices onto a single shared data output (DOUT) line (would require four channels). For these cases, the data output can be configured to allow the current and voltage data types from a single device to share a single data output channel.

To enable channel-shared mode, assign the current and voltage data types to the same valid data channel (using PCM\_VFB\_SLOT = PCM\_IMON\_SLOT). The voltage data is always transmitted first followed by the current data in the same assigned channel. In this configuration, the bit clock (BCLK) to frame clock (LRCLK) ratio should be configured for 64 (allowing for 32-bit channels) as the current and voltage data words are both 16-bits in length. If the clock ratio is less than 64, the current and voltage data do not decode properly.



Figure 12. I/V Feedback Shared Channel Data Example

### I<sup>2</sup>C Peripheral Serial Control Interface

The device features an  $I^2C/SMBus^{TM}$ -compatible, 2-wire serial interface that is used to program the control registers. The interface comprises a serial data line (SDA) and a serial clock line (SCL) that facilitate communication between this peripheral device and the upstream  $I^2C$  manager (also referred to as the  $I^2C$  controller in some documentation). The device's  $I^2C$  interface supports FM+ clock rates up to 1MHz. The  $I^2C$  control interface is activated when the device is not in the hardware-shutdown state, and when a valid  $I^2C$  start condition is detected at the SCL and SDA pins.

#### I<sup>2</sup>C Interface Address

The peripheral device address is defined as the seven most significant bits (MSBs) followed by the read/write bit. The seven most significant bits are programmable through the ADDR input connection (as shown in <u>Table 9</u>). The device does not communicate if the ADDR input is open or unconnected. Setting the read/write bit to 1 configures the device for read mode. Setting the read/write bit to 0 configures the device for write mode. The address is the first byte of information transmitted by the I<sup>2</sup>C manager to the peripheral device after the START condition.

## Table 9. I<sup>2</sup>C Peripheral Device Address

| ADDR INPUT<br>CONNECTION     | DEVICE I <sup>2</sup> C<br>ADDRESS<br>(BINARY) | I <sup>2</sup> C WRITE<br>(BINARY) | I <sup>2</sup> C READ<br>(BINARY) |
|------------------------------|------------------------------------------------|------------------------------------|-----------------------------------|
| Connected to V <sub>DD</sub> | 0111000x                                       | 01110000                           | 01110001                          |
| Connected to GND             | 0111001x                                       | 01110010                           | 01110011                          |
| Connected to SDA             | 0111010x                                       | 01110100                           | 01110101                          |
| Connected to SCL             | 0111011x                                       | 01110110                           | 01110111                          |

#### I<sup>2</sup>C Interface Bit Transfer Protocol

One data bit is transferred during each SCL cycle. The data on SDA must remain stable during the high period of the SCL pulse. Changes in SDA, while SCL is high, are control signals (START and STOP conditions).

#### I<sup>2</sup>C Interface START and STOP Conditions

SDA and SCL idle high when the bus is not in use. An I<sup>2</sup>C manager initiates communication by issuing a START condition. A START condition is a high-to-low transition on SDA with SCL high. A STOP condition is a low-to-high transition on SDA while SCL is high. A START condition from the manager signals the beginning of a transmission to the peripheral device. The manager terminates transmission, and frees the bus, by issuing a STOP condition. The bus remains active if a REPEATED START condition is generated instead of a STOP condition.



Figure 13. I<sup>2</sup>C Peripheral Device Interface START and STOP Condition Example

### I<sup>2</sup>C Interface Early STOP Condition

The device recognizes a STOP condition at any point during data transmission except if the STOP condition occurs in the same high pulse as a START condition. For proper operation, do not send a STOP condition during the same SCL high pulse as the START condition.

#### I<sup>2</sup>C Interface Acknowledge Bit

The acknowledge bit (ACK) is a clocked ninth bit that the peripheral device uses to handshake receipt of each byte of data when in write mode (*Figure 14*). The peripheral device pulls down SDA during the entire manager-generated ninth clock pulse if the previous byte is successfully received. Monitoring ACK allows for the detection of unsuccessful data transfers. An unsuccessful data transfer occurs if a receiving device is busy or if a system fault has occurred. In the event of an unsuccessful data transfer, the bus manager may retry communication.

The I<sup>2</sup>C manager pulls down SDA during the ninth clock cycle to acknowledge receipt of data when the peripheral device is in read mode. An acknowledge is sent by the manager after each read byte to allow data transfer to continue. A not-acknowledge (NACK) is sent when the manager reads the final byte of data and is followed by a STOP condition.



Figure 14. I<sup>2</sup>C Peripheral Device Interface Acknowledge Bit Example

# Digital Input Class-D Amplifier with IV Feedback and Brownout Protection

#### I<sup>2</sup>C Interface Write Data Format

A write to the device through the I<sup>2</sup>C peripheral device interface includes the transmission of a START condition, the device address with the READ-WRITE bit set to 0, two bytes of data to configure the internal register address pointer, one or more bytes of data, and a STOP condition.

Transmission of the device address with the READ-WRITE bit set to 0 indicates that the I<sup>2</sup>C manager intends to write data to the device. The device acknowledges receipt of the address byte during the ninth SCL pulse.

The second and third bytes transmitted from the manager configure the device's internal register address pointer. The pointer tells the device where to write the next byte of data. An acknowledge pulse is sent by the device upon receipt of each byte of the register address data.

The fourth byte sent to the device contains the data to be written to the chosen register address. An acknowledge pulse from the device signals receipt of the data byte. The address pointer auto increments to the next register address after each received data byte. This auto-increment feature allows the manager to write to sequential registers within one continuous frame. The manager signals the end of transmission by issuing a STOP condition.



Figure 15. I<sup>2</sup>C Manager Writing One Byte of Data to the Peripheral Device



Figure 16. I<sup>2</sup>C Manager Writing n-Bytes of Data to the Peripheral Device

#### I<sup>2</sup>C Interface Read Data Format

The I<sup>2</sup>C register address pointer must be preset to a target register before a read command is issued. The manager presets the peripheral device register address pointer by first sending the device's address with the READ-WRITE bit set to 0 (write command) followed by two commands containing the target register address for the address pointer.

A REPEATED START condition is then sent followed by the read command (device address with the READ-WRITE bit set to 1). This begins a read command with the internal register address pointer set to the target register address. The first byte transmitted from the device contains the contents of the register that the address pointer is set to. Transmitted data is valid on the rising edge of SCL. The manager acknowledges (ACK) receipt of each read byte during the acknowledge clock pulse. The address pointer then auto-increments after each acknowledged read data byte. This auto-increment feature allows multiple device registers to be read sequentially within one continuous frame.

The manager must issue an acknowledge (ACK) for all correctly received bytes except the last byte. To terminate the read operation, the final byte must be followed by a not acknowledge (NACK) from the manager and then a STOP condition. A not-acknowledge (NACK) followed by a STOP condition can be issued after any number of read data bytes.



Figure 17. I<sup>2</sup>C Manager Reading One Byte of Data from the Peripheral Device



Figure 18. I<sup>2</sup>C Manager Reading n-Bytes of Data from the Peripheral Device

# Digital Input Class-D Amplifier with IV Feedback and Brownout Protection

#### Speaker Playback Channel

The input data to the speaker amplifier channel is accepted from the PCM digital audio interface data input (DIN) through the mono mixer stage. The data is then routed through the digital filters, signal processing, and volume control blocks in the speaker playback channel before reaching the DAC and Class-D speaker amplifier. The digital playback channel data is also tapped just before the DAC and is routed to the input of the voltage feedback channel.



Figure 19. Speaker Playback Channel Detailed Block Diagram

#### **Speaker Channel Dither**

The input data to the speaker channel can optionally have dither (±1LSB peak-to-peak) applied if SPK\_DITH\_EN is set to 1. No dither is applied when SPK\_DITH\_EN is set to 0.

#### Speaker Channel Data Inversion

The input data to the speaker channel can optionally be inverted by setting the SPK\_INVERT bit to 1.

#### **Speaker Channel DC Blocking Filter**

A DC blocking filter can be enabled for the speaker channel by setting the SPK\_DCBLK\_EN bit to 1.

#### Speaker Channel DAC Digital Filters

The speaker channel DAC features a digital lowpass filter that is automatically configured based on the selected playback sample rate (PCM\_SR). This filter eliminates the effect of aliasing and any other high-frequency noise that might otherwise be present. See the DAC Digital Filters section in the <u>Electrical Characteristics</u> table.

#### Speaker Channel Maximum Peak Output Voltage Scaling

The full-scale output of the speaker path DAC is 0.5dBV (typical). The speaker path no-load maximum peak output voltage level is then programmable relative to this baseline level. The peak output scaling range is set with the SPK\_GAIN bit field, and the available range is determined by whether the device is operating in single-cell or two-cell/boosted mode (as set by the SPK\_AMP\_MODE bit). The range of peak output settings is as follows:

#### Table 10. Speaker Channel Peak Output Settings

| MAXIMUM PEAK OUTPUT<br>VOLTAGE LEVEL SELECTED | SINGLE-CELL MODE<br>(SPK_AMP_MODE = 0) | TWO-CELL/BOOSTED MODE<br>(SPK_AMP_MODE = 1) |
|-----------------------------------------------|----------------------------------------|---------------------------------------------|
| SPK_GAIN = 0x0                                | 0.75V <sub>RMS</sub> (-3dB)            | 1.50V <sub>RMS</sub> (+3dB)                 |
| SPK_GAIN = 0x1                                | 1.06V <sub>RMS</sub> (0dB)             | 2.11V <sub>RMS</sub> (+6dB)                 |
| SPK_GAIN = 0x2                                | 1.50V <sub>RMS</sub> (+3dB)            | 2.99V <sub>RMS</sub> (+9dB)                 |
| SPK_GAIN = 0x3                                | 2.11V <sub>RMS</sub> (+6dB)            | 4.22V <sub>RMS</sub> (+12dB)                |
| SPK_GAIN = 0x4                                | 2.99V <sub>RMS</sub> (+9dB)            | 5.96V <sub>RMS</sub> (+15dB)                |
| SPK_GAIN = 0x5                                | 4.22V <sub>RMS</sub> (+12dB)           | 8.41V <sub>RMS</sub> (+18dB)                |

The speaker output signal level for a given digital input signal level is calculated as follows:

Output Signal Level (dBV) = Input Signal Level (dBFS) + Digital Volume (dBFS) + 0.5 (dBV) + SPK\_GAIN (dB) (0dBFS is referenced to 0dBV or 1V<sub>RMS</sub>)

#### Speaker Channel Digital Volume Control

The device provides dynamically programmable speaker channel digital volume control. The digital volume control provides an attenuation range of 0dB to -63dB in 0.5dB steps that are configured with the SPK\_VOL bit field. A digital mute is also provided and is enabled when SPK\_VOL is set to 0x7F.

Digital volume level changes (from one volume level to another during active playback) are always ramped. However, digital volume ramping during start-up, shutdown, and mute/unmute is disabled by default. Volume ramp-up and ramp-down for these functions are individually enabled or disabled with the SPK\_VOL\_RMPUP\_BYPASS and SPK\_VOL\_RMPDN\_BYPASS bit fields respectively. When volume ramping is enabled (not bypassed), the device turn-on and turn-off times are longer. If volume ramping is disabled (bypassed), then the audio level should instead be ramped in the host and should already be silent during startup, shutdown, and mute/unmute to avoid potentially audible artifacts.

#### **Speaker Amplifier**

The filterless Class-D amplifier offers much higher efficiency than Class-AB amplifiers. The high efficiency of a Class-D amplifier is due to the switching operation of the output stage transistors. Any power loss associated with the Class-D output stage is mostly due to the I<sup>2</sup>R loss of the MOSFET on-resistance and quiescent current overhead.

#### **Speaker Amplifier Output Short-Circuit Protection**

If the output current limit of the Class-D amplifier ( $I_{LIM}$ ) is exceeded (see the <u>Electrical Characteristics</u> table), the speaker output is disabled. When configured for manual mode (OVC\_RETRY\_EN = 0), after an overcurrent event occurs, the speaker amplifier output is disabled and the device is placed into the software-shutdown state (EN is set to 0). The device remains in this state until re-enabled by the system software.

When configured for automatic mode (OVC\_RETRY\_EN = 1), the speaker output is disabled for approximately 20ms. At the end of the 20ms, the speaker output is re-enabled. If the fault condition still exists, the speaker output continues to disable and reenable until the fault condition is removed.

#### Speaker Amplifier Click-and-Pop Suppression

The speaker amplifier features comprehensive click-and-pop suppression. During turn-on, the click-and-pop suppression circuitry reduces audible transient sources internal to the device. When powering down to software or hardware shutdown, the differential speaker outputs simultaneously go to Hi-Z.

The comprehensive click-and-pop suppression of the device is unaffected by power-up or power-down sequencing. Disabling the device through software and applying or removing the clocks before or after the transition of the RESET input all yield the same click-and-pop performance. However, when volume ramping is enabled, for the best click-and-pop performance, the clocks and supplies must remain valid for 13ms after the software sets the global enable bit high or low (EN) to allow for volume ramping to complete.

#### Speaker Amplifier Ultra-Low EMI Filterless Output

Traditional Class-D amplifiers require the use of external LC filters or shielding to meet the EN55022B electromagnetic interference (EMI) regulation standards. Analog Devices' active emissions-limiting, edge-rate control circuitry, and spread-spectrum modulation reduce EMI emissions while maintaining high efficiency.

The optional spread-spectrum modulation (SSM) mode is enabled with the SPK\_AMP\_SSM\_EN bit. When active, the spread-spectrum modulator randomly varies the Class-D switching frequency around the center frequency ( $f_{SW}$ ) within the bounds set by the configured SSM ratio (SPK\_AMP\_SSM\_MOD bit field). SSM mode flattens wideband spectral components while proprietary techniques ensure that the cycle-to-cycle variation of the switching period does not degrade audio reproduction or efficiency. Above 10MHz, the wideband spectrum looks like noise for EMI purposes.

The device also provides an integrated pink noise generator that is primarily used for EMI measurements. This mode must be enabled or disabled (with the SPK\_PINK\_NOISE\_EN bit) while the device is in the software-shutdown state (before setting global enable and powering the device up). When enabled, the device requires external clock input (valid bit clock and frame clock) to power up to the active state. Once in the active state, the clocks can be stopped, and the pink noise generator continues to operate. In this state, the pink noise generator provides the input data to the speaker playback channel (replacing the data input DIN as the playback data source). The pink noise data is affected by the speaker playback channel gain, and with 0dB of gain the signal level is around -55dBV at 1kHz before reducing down to just above -70dBFS at 20kHz.

#### Speaker Current Sense and Voltage Feedback Channels

The device provides both a speaker output current sense ADC channel and a speaker output voltage feedback channel (also referred to as the IV Feedback channels). The current sense channel features a 16-bit ADC that is used to internally measure the speaker amplifier output current. The voltage feedback channel taps the digital signal in the speaker playback channel (just before the DAC) and then routes the signal through compensation filters to accurately model the Class-D speaker amplifier output voltage.

The current and voltage feedback channels are independently enabled with the IVFB\_I\_EN and IVFB\_V\_EN bits, respectively. To ensure phase alignment, the channels should both be enabled either with a single write to the register containing the IVFB\_I\_EN and IVFB\_V\_EN bits (if enabled when the global enable EN = 1), or by setting both bits high before exiting software shutdown.

Both channels can optionally have dither applied (±1 LSB peak-to-peak) by setting the IVFB\_DITH\_EN bit field to 1. Each channel also provides a separate, optional DC blocking filter (first-order high-pass). The current and voltage channel filters are enabled by setting the IVFB\_I\_DCBLK\_EN and IVFB\_V\_DCBLK\_EN bit fields to 1, respectively.

#### Speaker Current Sense and Voltage Feedback Channel Data Format

The output current and voltage data are routed to the host through the PCM interface data output (DOUT). See the <u>PCM</u> <u>Interface</u> section for details on configuring the current sense and voltage feedback data on the PCM interface data output channels/slots. Both the current sense and voltage feedback data use a 2's complement data format.

The current sense ADC channel has a 16-bit resolution and a range of  $\pm 3A$ , and the LSB size is calculated as  $3A / (2^{15})$ . A current sense reading of 0x7FFF translates to a positive full-scale output current of  $\pm 3A - 1$  LSB, and a reading of 0x8000 translates to a negative full-scale output current of  $\pm 3A$ .

The voltage feedback channel supports 16-bit resolutions and a range of  $\pm 5.5$ V in single-cell mode and  $\pm 11$ V in two-cell (or external boost) mode. The LSB size is calculated as 5.5V / ( $2^{15}$ ) in single-cell mode and as 11V / ( $2^{15}$ ) in two-cell mode. A voltage feedback code of 0x7FFF translates to a positive full-scale output voltage of +5.5V – 1 LSB in single-cell mode or +11V – 1 LSB in two-cell mode. Likewise, a code of 0x8000 is a negative full-scale output voltage of -5.5V in single-cell mode or -11V in two-cell mode.

When the speaker amplifier output clips, the voltage feedback channel data cannot accurately model the voltage at the speaker output. In this case, once the speaker amplifier clipping detection status is asserted (SPK\_CLIP), the voltage feedback channel output data is held at the clipped level. This (and the status bits) indicate to the host that the speaker amplifier output is clipping and that the output voltage level cannot be tracked. Once the speaker amplifier output is no longer clipping, the status is de-asserted and the voltage feedback channel resumes tracking the speaker amplifier output voltage.

#### **Clock and Speaker Output Monitors**

The device provides both an optional clock monitor and an optional speaker output monitor. The clock monitor is enabled by setting the CMON\_EN bit to 1 while the speaker output monitor is enabled by setting the SPKMON\_EN bit to 1. The clock monitor is enabled by default, while the speaker output monitor must be enabled by the system software drivers.

#### **Clock Monitor**

The clock monitor is enabled by default and is provided to both inform the host of the device status and prevent invalid signals from reaching the speaker channel output during a clock fault condition. When enabled (CMON\_EN to 1), the block monitors both the bit clock (BCLK) and the frame clock (LRCLK) inputs and automatically disables the speaker amplifier output if a clock error is detected. If the clock monitor is disabled (CMON\_EN to 0) and either clock fails during active playback (bit clock or frame clock), it may be possible for invalid signals (including DC) to reach the speaker amplifier output.

For clock stop errors, the clock monitor detects and reports a clock source error if either the bit clock (BCLK) or frame clock (LRCLK) sources stop high or low for more than 60µs. The clock stop timeout is determined by an internal oscillator, which has a variability of ±10% over the device operating temperature range. In addition, the clock monitor also detects gross bit clock frequency errors (a completely invalid BCLK that results in an FLL unlock event) and internal clock generation errors (such as the DAC or ADC clocks failing).

The clock monitor can be programmed to respond to clock errors in two ways. When the CLOCK\_AUTORESTART\_EN bit is set to 0, the clock monitor is in manual mode. In manual mode, when a clock error is detected, the clock monitor

# Digital Input Class-D Amplifier with IV Feedback and Brownout Protection

reports the clock error status (CLK\_ERR) and places the device into software shutdown by setting EN to 0. The device remains in software shutdown until the host software sets EN to 1.

When the CLOCK\_AUTORESTART\_EN bit is set to 1, the clock monitor is in automatic mode. In automatic mode, when a clock error is detected, the clock monitor still reports the clock error status (CLK\_ERR), however, the clock monitor does not reset the EN bit field and instead directly holds the device in software shutdown. Once valid clocking is reapplied and detected, the device automatically exits the software-shutdown state and returns to the active state. The value of the global enable bit field (EN) is not changed in auto-restart mode and remains 1 throughout the process.

#### **Speaker Output Monitor**

When enabled (SPKMON\_EN to 1), the block monitors the speaker output level for signals in excess of the configured speaker output error threshold. The speaker output monitor error threshold is selected with the SPKMON\_THRESH bit field. The threshold calculation differs depending on whether or not the current sense channel is active.

If the current sense channel is active, then the speaker output monitor threshold is directly selected as follows (and is compared to the measured output level):

Threshold (V) = SPKMON\_THRESH x 0.03375V

The nominal speaker load resistance used by the speaker output monitor is selected with the SPKMON\_LOAD bit field. The measured output current and this selected load resistance value are used to calculate the output voltage level used by the output monitor (relative to the selected voltage threshold). This has no effect if the current sense channel is disabled.

When the current sense channel is disabled, the threshold is calculated as a percentage of the output full-scale voltage:

#### Threshold (V) = (SPKMON\_THRESH / 256) x PVDD Voltage

However, in this mode, the full-scale level varies as PVDD voltage changes, and therefore threshold should be selected based on the worst-case PVDD condition (typically the maximum possible PVDD in a given system).

The speaker output monitor error duration is configured with the SPKMON\_DURATION bit field. If the monitored speaker output level exceeds the configured output error threshold for longer than the selected error duration, then a speaker output error is detected. The duration of a speaker output monitor error is determined by an internal oscillator, which has a typical variability of ±10% over the device operating temperature range. The speaker output error threshold and duration should be configured with careful consideration given to both the desired maximum sustained speaker output levels and the operation of any host-side audio software algorithms.

When a speaker output error is detected, the monitor reports the error status (SPKMON\_ERR) and places the device into software shutdown by setting EN to 0. The device remains in software shutdown until the host software sets EN to 1.

### **Brownout Protection Automatic Level Control (ALC)**

The brownout protection automatic level control (ALC) can reduce the speaker channel volume and/or mute the channel when the PVDD voltage drops below a programmable brownout threshold. The ALC compares the PVDD level to the threshold (set by ALC\_TH) and activates when PVDD drops below the programmed level. The available threshold settings scale based on the speaker amplifier operating mode (single-cell mode or two-cell/boosted mode as selected with the SPK\_AMP\_MODE bit).

#### **Brownout Protection ALC Ballistics**

When PVDD drops below the brownout threshold, the ALC activates and starts to reduce speaker channel volume at a programmable attack rate (set by ALC\_ATK\_RATE). The maximum ALC attenuation is programmable from 0dB to -15dB in 1dB steps (set by ALC\_MAX\_ATTEN).

If at any time either during or after the ALC volume attenuation completes, the PVDD supply recovers and rises above the brownout threshold, and the release debounce timer starts (set by ALC\_RLS\_DBT). The speaker channel volume reduction continues (if still in progress—up to the maximum attenuation) while the debounce timer runs, and release does not start until PVDD remains above the threshold for longer than the selected debounce time. The rate at which the volume attenuation releases is set by the ALC\_RLS\_RATE bit field. *Figure 20* illustrates this behavior in a typical situation.



Figure 20. Brownout Protection ALC Volume Attenuation Behavior

# Digital Input Class-D Amplifier with IV Feedback and Brownout Protection

When the ALC mute function is enabled (ALC\_MUTE\_EN), the ALC can also completely mute the speaker playback channel. The ALC mute and unmute functions can be independently configured to apply either instantly, or with a volume ramp (as selected with ALC\_MUTE\_RAMP\_EN and ALC\_UNMUTE\_RAMP\_EN). When ramping is enabled, the mute and unmute are applied at a rate of 20µs/dB.

When ALC mute is enabled and PVDD drops below the brownout threshold, attack starts normally and proceeds until the configured maximum attenuation (ALC\_MAX\_ATTEN) is applied. If PVDD remains below the threshold for longer than the ALC mute delay time (set by ALC\_MUTE\_DLY), then mute is applied (either instantly or ramped as selected). Once PVDD recovers and exceeds the brownout threshold for longer than the selected release debounce time, ALC unmute begins (again either instantly or ramped).

When the ALC mute ramp is enabled, if PVDD exceeds the brownout threshold while the mute ramp down is still in progress, then the mute ramp continues until the release debounce time has expired (similarly to volume attenuation attack and release). If the debounce time expires before the mute ramp is completed, then unmute begins from the current volume level. *Figure 21* demonstrates the behavior with the mute ramp disabled, while *Figure 22* is with the mute ramp enabled.



Figure 21. Brownout Protection ALC with Mute Enabled with No Ramp



Figure 22. Brownout Protection ALC with Mute Enabled with Ramp

# Digital Input Class-D Amplifier with IV Feedback and Brownout Protection

If the brownout ALC is used for battery protection only, and no volume attenuation is required before muting, then the ALC maximum attenuation should be set to 0dB (ALC\_MAX\_ATTEN). In this scenario, once PVDD drops below the brownout threshold no attenuation is applied and instead, the mute delay time begins. Once the mute delay time elapses, the ALC mute begins. This behavior is illustrated for a case with maximum attenuation set to 0dB with mute ramp enabled in *Figure 23*.



Figure 23. Brownout Protection ALC with Maximum Attenuation set to 0dB and Mute Enabled with Ramp

# Digital Input Class-D Amplifier with IV Feedback and Brownout Protection

If the ALC release debounce time (ALC\_RLS\_DBT) is set to infinite hold, then once applied the configured volume attenuation and/or mute is not automatically released even after the PVDD voltage rises above the brownout threshold. The volume attenuation and mute remain applied until the host system software manually triggers the ALC release with the ALS\_RLS\_TGR bit. Attempting to release infinite hold while PVDD is still below the ALC threshold has no effect. An example of ALC infinite hold with a triggered release from attenuation (including an ineffective release attempt) is shown in *Figure 24*. A second example with a triggered release from mute is shown in *Figure 25*.



Figure 24. Brownout Protection ALC with Infinite Hold Enabled and Mute Disabled



Figure 25. Brownout Protection ALC with Infinite Hold Enabled and Mute Enabled with No Ramp

#### Brownout Protection ALC Status Reporting

The device provides three status signals (threshold, active, and mute) to allow the host to monitor the brownout protection ALC operating state. The raw status bits for each of these three status signals directly report the current ALC operating state, and the rising edges of each raw status are captured by the state status bits (and are cleared on readback only).

The brownout ALC active status (BR\_ALC\_ACTIVE) reports whether the ALC is currently active. The raw ALC active status signal is low anytime PVDD is above the configured ALC threshold and the ALC attenuation/mute is fully released. The raw ALC active status goes high as soon as the PVDD voltage drops below the configured ALC threshold and attenuation begins (this includes the case where max attenuation is set to 0dB, and the ALC is waiting for the mute delay time). It remains high until PVDD has risen above the ALC threshold, and the ALC attenuation/mute has fully released.

The brownout ALC threshold status (BR\_ALC\_THRESH) notifies the host when the PVDD level has recovered to above the brownout threshold. Once PVDD drops below the currently configured brownout threshold, the ALC is activated, and the raw brownout ALC threshold status goes low. Then, once the PVDD level rises above the configured ALC threshold, the raw brownout ALC threshold status goes high (and is latched into the state bit) to indicate PVDD has recovered. The ALC is still active at this point, and release would proceed from here if PVDD remains above the brownout threshold.

The brownout ALC mute status (BR\_ALC\_MUTE) reports whether the ALC mute is currently fully applied. The raw ALC mute status signal is low anytime the ALC mute is not active and fully applied (this includes during the mute and unmute ramps). The raw ALC active status goes high once the ALC mute is fully applied (either instantly, or when the mute ramp is completed), and it remains high until the ALC mute release starts (either instantly, or when the unmute ramp begins).

The behavior of the brownout protection ALC raw status bits relative to the ALC operation state is shown in *Figure* <u>26</u> for a normal case and in *Figure* <u>27</u> for a case with infinite hold enabled.



Figure 26. Brownout Protection ALC Status Signals for a Case with Mute Enabled with Ramp

# Digital Input Class-D Amplifier with IV Feedback and Brownout Protection



Figure 27. Brownout Protection ALC Status Signals for an Infinite Hold Case with Mute Ramp Disabled

#### **Thermal Protection**

When the device is active, to prevent damage the die temperature is automatically monitored to ensure that it does not exceed the thermal thresholds. The thermal-warning threshold is configured by the THERMWARN\_THRESH[1:0] bit field and the thermal-shutdown threshold is configured by the THERMSHDN\_THRESH[1:0] bit field, and each threshold has 15°C (TYP) hysteresis.

If the die temperature exceeds the thermal-warning threshold, a status indicator (thermal warning begin) is set to warn the system. The thermal-shutdown recovery behavior is determined by the state of the THERM\_AUTORESTART\_EN bit.

When the THERM\_AUTORESTART\_EN bit is set to 0, the thermal-shutdown recovery is in manual mode. In manual mode, when the die temperature exceeds the thermal-shutdown threshold a status indicator is set (thermal shutdown) and the amplifier output is automatically disabled. Once the die temperature drops below the thermal warning threshold (minus hysteresis), a status indicator is set (thermal waning end), and the device is placed into software shutdown (EN = 0). The device remains in that state until the host manually re-enables it (with the global enable EN).

When the THERM\_AUTORESTART\_EN bit is set to 1, the thermal-shutdown recovery is in automatic mode. In automatic mode, when the die temperature exceeds the thermal-shutdown threshold a status indicator is set (thermal shutdown) and the amplifier output is automatically disabled. Once the die temperature drops below the thermal-warning threshold (minus hysteresis), a status indicator is set (thermal warning end), and the amplifier is automatically re-enabled. The global enable (EN = 1) is never changed during thermal shutdown and recovery in automatic mode.

#### **Device Register Map Description**

The device control bits fall into one of three basic types: read (R), write (W), or read and write (RW).

Read-only bit fields (R) are used to indicate an internal device state and cannot be changed directly by the host. Writing to these registers has no effect.

Write-only bit fields (W) are single-bit push-button controls. Writing a 1 to these bit fields performs an action (i.e., software reset, interrupt clear, etc.). Writing a 0 has no effect, and a readback always returns a 0.

Read/Write bit fields (RW) can be both read and written by the host, and the last written value is the value returned on readback.

Reserved bit fields are not used to program or control the device. When writing a register that contains reserved bit fields, always write a 0 to the reserved bit field segments.

#### Register Default Setting Differences Between MAX98388 and MAX98389

The register map shows the default power-on reset (PoR) settings for the MAX98388. Only one register default setting is different for MAX98389. In register 0x2092, the SPK\_AMP\_MODE bit defaults to single-cell mode (low) for MAX98388 and to two-cell mode (high) for MAX98389. Reading this register on power-up or after reset can be used to determine which version of the device is installed in the system.

#### **Control Bit Write Access Restrictions**

There are no direct read restrictions, and any bit field can be read back anytime the I<sup>2</sup>C control interface is active. There are however write restrictions, and every write-enabled bit field falls into one of two write access subtypes.

The first write access subtype is dynamic. Dynamic bit fields effectively have no write access restrictions and can be safely changed (written) in any device state where the I<sup>2</sup>C control interface is active. The second-bit field access subtype is restricted. Restricted bit fields should only be changed (written) when the related functional block is powered down. If the write access is restricted to the global enable (restriction EN), then the restricted bit field should only be changed (written) when the device is in software shutdown.

The bit field type and write access subtype are provided for every bit field in the detailed register description tables. For all bit fields with the restricted subtype, the dependency is also denoted in the "RES" column.

A detailed description of all device register types, access subtypes, and restriction dependencies that are used by this device is provided. The write access restrictions describe the specific device condition(s) that should be met (and the corresponding bit field settings) before the system attempts to change (write to) bit fields with that restriction type.

| REGISTER               | WRITE      | WRITE ACCESS RESTRIC                                                         | TIONS                              | "RES"  |
|------------------------|------------|------------------------------------------------------------------------------|------------------------------------|--------|
| TYPE                   | ACCESS     | DESCRIPTION                                                                  | CONDITION                          | SYMBOL |
| Read                   | Read-Only  | None                                                                         | —                                  | —      |
|                        | Dynamic    | None                                                                         | —                                  | —      |
|                        |            | Device Held in Software Shutdown                                             | EN = 0                             | EN     |
|                        |            | Write Access Locked by the Hardware Unless<br>Device is in Software Shutdown | EN = 0                             | ENL    |
| Write or<br>Write/Read | Restricted | PCM Interface Disabled                                                       | PCM_TX_EN = 0 and<br>PCM_RX_EN = 0 | PCM    |
|                        |            | Speaker Channel Disabled                                                     | SPK_EN = 0                         | SPK    |
|                        |            | I/V Feedback Channels Disabled                                               | IVFB_I_EN = 0 and<br>IVFB_V_EN     | IVFB   |
|                        |            | Brownout Protection ALC Disabled                                             | ALC_EN = 0                         | ALC    |

#### Table 11. Control Bit Types and Write Access Restrictions

# **Register Map**

## **Register Map**

| - J             |                                                                  |                         |                             |                             |                         |                             |                              |                      |                    |  |  |  |  |  |
|-----------------|------------------------------------------------------------------|-------------------------|-----------------------------|-----------------------------|-------------------------|-----------------------------|------------------------------|----------------------|--------------------|--|--|--|--|--|
| ADD<br>RES<br>S | NAME                                                             | MSB                     |                             |                             |                         |                             |                              |                      | LSB                |  |  |  |  |  |
| Reset           |                                                                  |                         |                             |                             |                         |                             |                              |                      |                    |  |  |  |  |  |
| 0x20<br>00      | <u>Softwar</u><br><u>e</u><br><u>Reset[7:</u><br>0]              | _                       | _                           | _                           | _                       | _                           | _                            | _                    | RST                |  |  |  |  |  |
| Device          | e Status R                                                       | egisters                |                             |                             |                         |                             |                              |                      |                    |  |  |  |  |  |
| 0x20<br>01      | <u>Device</u><br><u>Status</u><br><u>Raw</u><br>1[7:0]           | THERMS<br>HDN_RA<br>W   | THERMWAR<br>N_BGN_RA<br>W   | THERMWAR<br>N_END_RA<br>W   | SPKMON_ER<br>R_RAW      | CLK_ERR_R<br>AW             | PWRDN_DO<br>NE_RAW           | PWRUP_DO<br>NE_RAW   | OTP_FAIL_RAW       |  |  |  |  |  |
| 0x20<br>02      | <u>Device</u><br><u>Status</u><br><u>Raw</u><br>2[7:0]           | _                       | _                           | BR_ALC_MU<br>TE_RAW         | BR_ALC_AC<br>TIVE_RAW   | BR_ALC_TH<br>RESH_RAW       | PVDD_UVLO<br>_SHDN_RAW       | SPK_OVC_R<br>AW      | SPK_CLIP_RA<br>W   |  |  |  |  |  |
| 0x20<br>04      | <u>Device</u><br><u>Status</u><br><u>State</u><br>1[7:0]         | THERMS<br>HDN_STA<br>TE | THERMWAR<br>N_BGN_STA<br>TE | THERMWAR<br>N_END_STA<br>TE | SPKMON_ER<br>R_STATE    | CLK_ERR_S<br>TATE           | PWRDN_DO<br>NE_STATE         | PWRUP_DO<br>NE_STATE | OTP_FAIL_STA<br>TE |  |  |  |  |  |
| 0x20<br>05      | <u>Device</u><br><u>Status</u><br><u>State</u><br>2[7:0]         | _                       | _                           | BR_ALC_MU<br>TE_STATE       | BR_ALC_AC<br>TIVE_STATE | BR_ALC_TH<br>RESH_STAT<br>E | PVDD_UVLO<br>_SHDN_STA<br>TE | SPK_OVC_S<br>TATE    | SPK_CLIP_STA<br>TE |  |  |  |  |  |
| Therm           | al Protect                                                       | ion                     |                             |                             |                         |                             |                              |                      |                    |  |  |  |  |  |
| 0x20<br>20      | <u>Thermal</u><br><u>Warning</u><br><u>Threshh</u><br>old[7:0]   | _                       | _                           | _                           | _                       | THERMWARN                   | _THRESH[1:0]                 | THERMSHD             | N_THRESH[1:0]      |  |  |  |  |  |
| Error I         | Monitor                                                          |                         |                             |                             |                         |                             |                              |                      |                    |  |  |  |  |  |
| 0x20<br>31      | <u>Speaker</u><br><u>Mon</u><br><u>Thresho</u><br><u>Id[7:0]</u> |                         |                             |                             | SPKMO                   | N_THRESH[7:0]               |                              |                      |                    |  |  |  |  |  |
| 0x20<br>32      | <u>Speaker</u><br><u>Mon</u><br><u>Load</u>                      | _                       | - SPKMON_LOAD[6:0]          |                             |                         |                             |                              |                      |                    |  |  |  |  |  |

| ADD<br>RES<br>S | NAME                                                     | MSB    |                        |                           |              |         |                       |                 | LSB                  |  |  |  |
|-----------------|----------------------------------------------------------|--------|------------------------|---------------------------|--------------|---------|-----------------------|-----------------|----------------------|--|--|--|
|                 | <u>Select[7</u><br>:0]                                   |        |                        |                           |              |         |                       |                 |                      |  |  |  |
| 0x20<br>33      | <u>Speaker</u><br><u>Mon</u><br><u>Duratio</u><br>n[7:0] | _      | _                      | _                         | _            |         | SPKMON_[              | DURATION[3:0]   |                      |  |  |  |
| 0x20<br>37      | Error<br>Monitor<br>Control[<br>7:0]                     | _      | _                      | _                         | _            | _       | _                     | SPKMON_EN       | CMON_EN              |  |  |  |
| PCM F           | Registers                                                |        |                        |                           |              |         |                       |                 |                      |  |  |  |
| 0x20<br>40      | PCM<br>Mode<br>Config[7<br>:0]                           | PCM_CI | HANSZ[1:0]             | F                         | CM_FORMAT[2: | 0]      | PCM_TX_INT<br>ERLEAVE | PCM_CHANS<br>EL | PCM_TX_EXTR<br>A_HIZ |  |  |  |
| 0x20<br>41      | PCM<br>Clock<br>Setup[7:<br>0]                           | _      | _                      | - PCM_BCLKE PCM_BSEL[3:0] |              |         |                       |                 |                      |  |  |  |
| 0x20<br>42      | PCM<br>Sample<br>Rate<br>Setup[7:<br>0]                  |        | IV_:                   | SR[3:0]                   |              |         | PCM                   | _SR[3:0]        |                      |  |  |  |
| 0x20<br>44      | PCM Tx<br>Control<br>1[7:0]                              | _      | _                      |                           |              | PCM_VMC | DN_SLOT[5:0]          |                 |                      |  |  |  |
| 0x20<br>45      | <u>PCM Tx</u><br><u>Control</u><br><u>2[7:0]</u>         | -      | _                      |                           |              | PCM_IMC | DN_SLOT[5:0]          |                 |                      |  |  |  |
| 0x20<br>50      | PCM Tx<br>HiZ<br>Control<br>1[7:0]                       |        | PCM_TX_SLOT_HIZ[63:56] |                           |              |         |                       |                 |                      |  |  |  |
| 0x20<br>51      | PCM Tx<br>HiZ<br>Control<br>2[7:0]                       |        | PCM_TX_SLOT_HIZ[55:48] |                           |              |         |                       |                 |                      |  |  |  |

| ADD<br>RES<br>S | NAME                                 | MSB |                        |              |         |                 |             |                 | LSB             |  |  |  |  |
|-----------------|--------------------------------------|-----|------------------------|--------------|---------|-----------------|-------------|-----------------|-----------------|--|--|--|--|
| 0x20<br>52      | PCM Tx<br>HiZ<br>Control<br>3[7:0]   |     |                        |              | PCM_TX_ | SLOT_HIZ[47:40  | ]           |                 |                 |  |  |  |  |
| 0x20<br>53      | PCM Tx<br>HiZ<br>Control<br>4[7:0]   |     | PCM_TX_SLOT_HIZ[39:32] |              |         |                 |             |                 |                 |  |  |  |  |
| 0x20<br>54      | PCM Tx<br>HiZ<br>Control<br>5[7:0]   |     | PCM_TX_SLOT_HIZ[31:24] |              |         |                 |             |                 |                 |  |  |  |  |
| 0x20<br>55      | PCM Tx<br>HiZ<br>Control<br>6[7:0]   |     | PCM_TX_SLOT_HIZ[23:16] |              |         |                 |             |                 |                 |  |  |  |  |
| 0x20<br>56      | PCM Tx<br>HiZ<br>Control<br>7[7:0]   |     |                        |              | PCM_TX_ | _SLOT_HIZ[15:8] |             |                 |                 |  |  |  |  |
| 0x20<br>57      | PCM Tx<br>HiZ<br>Control<br>8[7:0]   |     |                        |              | PCM_TX  | _SLOT_HIZ[7:0]  |             |                 |                 |  |  |  |  |
| 0x20<br>58      | PCM<br>RX<br>Source<br>1[7:0]        | _   | _                      | _            | -       | -               | -           | PCM_DMM         | NIX_CFG[1:0]    |  |  |  |  |
| 0x20<br>59      | PCM<br>RX<br>Source<br>2[7:0]        |     | PCM_DMMIX_(            | CH1_SOURCE[3 | :0]     |                 | PCM_DMMIX_0 | CH0_SOURCE[3    | :0]             |  |  |  |  |
| 0x20<br>5C      | PCM Tx<br>Drive<br>Strengt<br>h[7:0] | _   | _                      | _            | _       | _               | _           | PCM_DO          | UT_DRV[1:0]     |  |  |  |  |
| 0x20<br>5D      | PCM Tx<br>Source<br>Enables<br>[7:0] | _   | _                      | _            | _       | _               | _           | PCM_IMON_<br>EN | PCM_VMON_E<br>N |  |  |  |  |

| ADD<br>RES<br>S | NAME                                                                                                 | MSB        |   |   |                              |                              |                                       |                 | LSB                   |  |
|-----------------|------------------------------------------------------------------------------------------------------|------------|---|---|------------------------------|------------------------------|---------------------------------------|-----------------|-----------------------|--|
| 0x20<br>5E      | PCM Rx<br>Enable[<br>7:0]                                                                            | -          | _ | _ | _                            | _                            | _                                     | _               | PCM_RX_EN             |  |
| 0x20<br>5F      | <u>PCM Tx</u><br><u>Enable[</u><br><u>7:0]</u>                                                       | _          | _ | - | _                            | -                            | -                                     | _               | PCM_TX_EN             |  |
| Speak           | er Channe                                                                                            | el Control |   |   |                              |                              |                                       |                 |                       |  |
| 0x20<br>90      | Volume SPK VOLI6:01                                                                                  |            |   |   |                              |                              |                                       |                 |                       |  |
| 0x20<br>91      | Speaker<br>Channel<br>Configu<br>ration[7:<br>0]                                                     | _          | _ | _ | SPK_VOL_R<br>MPDN_BYPA<br>SS | SPK_VOL_R<br>MPUP_BYPA<br>SS | SPK_INVERT                            | SPK_DITH_E<br>N | SPK_DCBLK_E<br>N      |  |
| 0x20<br>92      | Speaker<br>Amplifie<br>r Output<br>Configu<br>ration[7:<br>0]                                        | _          | _ | _ | SPK_DAC_M<br>ODE             | SPK_AMP_M<br>ODE             | SPK_GAIN[2:0]                         |                 |                       |  |
| 0x20<br>93      | <u>Speaker</u><br><u>Amplifie</u><br><u>r SSM</u><br><u>Configu</u><br><u>ration[7:</u><br><u>0]</u> | _          | _ | _ | _                            | _                            | SPK_AMP_SSM_MOD[1:0] SPK_AMP_3<br>_EN |                 | SPK_AMP_SSM<br>_EN    |  |
| 0x20<br>94      | <u>Speaker</u><br><u>Amplifie</u><br><u>r Edge</u><br><u>Rate</u><br><u>Control[</u><br><u>7:0]</u>  | _          | _ | - | _                            | SPK_AMP_F                    | FALL_SR[1:0] SPK_AMP_RISE_SR[1:0]     |                 |                       |  |
| 0x20<br>9E      | <u>Speaker</u><br><u>Channel</u><br><u>Pink</u><br><u>Noise</u><br><u>Enable[</u><br><u>7:0]</u>     | -          | _ | _ | _                            | _                            | _                                     | _               | SPK_PINK_NOI<br>SE_EN |  |

| ADD<br>RES<br>S | NAME                                                                                   | MSB       |        |                        |                      |                      |                      |                     | LSB                 |  |
|-----------------|----------------------------------------------------------------------------------------|-----------|--------|------------------------|----------------------|----------------------|----------------------|---------------------|---------------------|--|
| 0x20<br>9F      | <u>Speaker</u><br><u>Channel</u><br>and<br><u>Amp</u><br><u>Enable[</u><br><u>7:0]</u> | _         | _      | -                      | _                    | _                    | -                    | _                   | SPK_EN              |  |
| IV Dat          | a Channel                                                                              | Control   |        |                        |                      |                      |                      |                     |                     |  |
| 0x20<br>A0      | <u>IV Data</u><br><u>DSP</u><br><u>Control[</u><br><u>7:0]</u>                         | _         | -      | -                      | IVFB_DITH_E<br>N     | IVFB_I_INVE<br>RT_EN | IVFB_V_INV<br>ERT_EN | IVFB_I_DCBL<br>K_EN | IVFB_V_DCBLK<br>_EN |  |
| 0x20<br>A7      | <u>IV Data</u><br><u>Enables</u><br>[7:0]                                              | _         | _      | -                      | _                    | _                    | _                    | IVFB_I_EN           | IVFB_V_EN           |  |
| Browr           | nout Protec                                                                            | ction ALC |        |                        |                      |                      |                      |                     |                     |  |
| 0x20<br>E0      | Browno<br>ut<br>Protecti<br>on ALC<br>Thresho<br>Id[7:0]                               | _         | _      | _                      | _                    |                      | ALC_                 | _TH[3:0]            |                     |  |
| 0x20<br>E1      | Browno<br>ut<br>Protecti<br>on ALC<br>Rates[7:<br>0]                                   |           | ALC_AT | <_RATE[3:0]            |                      |                      | ALC_RLS              | S_RATE[3:0]         |                     |  |
| 0x20<br>E2      | Browno<br>ut<br>Protecti<br>on ALC<br>Attenuat<br>ion[7:0]                             | _         | _      | _                      | _                    | ALC_MAX_ATTEN[3:0]   |                      |                     |                     |  |
| 0x20<br>E3      | Browno<br>ut<br>Protecti<br>on ALC<br><u>Release</u><br>[7:0]                          | _         | -      | _                      | _                    | – ALC_RLS_DBT[2:0]   |                      |                     |                     |  |
| 0x20<br>E4      | <u>Browno</u><br><u>ut</u>                                                             | -         | -      | ALC_UNMUT<br>E_RAMP_EN | ALC_MUTE_<br>RAMP_EN | ALC                  | _MUTE_DELAY          | [2:0]               | ALC_MUTE_EN         |  |

# Digital Input Class-D Amplifier with IV Feedback and Brownout Protection

| ADD<br>RES<br>S | NAME                                                                       | MSB     |   |   |    |                              |                  |                              | LSB                              |
|-----------------|----------------------------------------------------------------------------|---------|---|---|----|------------------------------|------------------|------------------------------|----------------------------------|
|                 | Protecti<br>on ALC<br>Mute[7:<br>0]                                        |         |   |   |    |                              |                  |                              |                                  |
| 0x20<br>EE      | Browno<br>ut<br>Protecti<br>on ALC<br>Infinite<br>Hold<br>Release<br>[7:0] | _       | _ | _ | -  | -                            | _                | -                            | ALC_RLS_TGR                      |
| 0x20<br>EF      | Browno<br>ut<br>Protecti<br>on ALC<br>Enable[<br>7:0]                      | _       | _ | _ | -  | -                            | _                | -                            | ALC_EN                           |
| Syste           | n Configu                                                                  | ration  |   |   |    |                              |                  |                              |                                  |
| 0x21<br>0E      | <u>Auto-</u><br><u>Restart</u><br><u>Behavio</u><br><u>r[7:0]</u>          | _       | _ | _ | _  | CLOCK_AUT<br>ORESTART_<br>EN | OVC_RETRY<br>_EN | THERM_AUT<br>ORESTART_<br>EN | PVDD_UVLO_A<br>UTORESTART_<br>EN |
| 0x21<br>0F      | <u>Global</u><br><u>Enable[</u><br><u>7:0]</u>                             | _       | _ | _ | _  | _                            | _                | _                            | EN                               |
| Device          | e and Revi                                                                 | sion ID |   |   |    |                              |                  |                              |                                  |
| 0x22<br>FF      | <u>Revisio</u><br><u>n</u><br>ID[7:0]                                      |         |   |   | RE | EV_ID[7:0]                   |                  |                              |                                  |

## **Register Details**

## Software Reset (0x2000)

| BIT   | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0   |
|-------|---|---|---|---|---|---|---|-----|
| Field | _ | - | _ | - | - | - | - | RST |
| Reset | _ | _ | _ | _ | _ | _ | _ | 060 |

# Digital Input Class-D Amplifier with IV Feedback and Brownout Protection

| Access Type | - | _ | - | - | - | - | - | Write Only |
|-------------|---|---|---|---|---|---|---|------------|

| BITFIELD | BITS | RES | DESCRIPTION                                                                                                                                                                                                                    | DECODE                                             |
|----------|------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|
| RST      | 0    | _   | This bit field is used to trigger a software reset<br>event. Writing a 1 resets the device and return<br>the control registers to their power-on reset<br>states. Writing a 0 has no effect, and readback<br>always returns 0. | 0: No action<br>1: Triggers a software reset event |

## Device Status Raw 1 (0x2001)

| BIT                | 7                 | 6                     | 5                     | 4                  | 3               | 2                  | 1                  | 0                |
|--------------------|-------------------|-----------------------|-----------------------|--------------------|-----------------|--------------------|--------------------|------------------|
| Field              | THERMSHDN<br>_RAW | THERMWARN_B<br>GN_RAW | THERMWARN_E<br>ND_RAW | SPKMON_ER<br>R_RAW | CLK_ERR_<br>RAW | PWRDN_DON<br>E_RAW | PWRUP_DON<br>E_RAW | OTP_FAIL_<br>RAW |
| Rese<br>t          | 060               | 0b0                   | 0b0                   | 060                | 0b0             | 0b0                | 060                | 060              |
| Acce<br>ss<br>Type | Read Only         | Read Only             | Read Only             | Read Only          | Read Only       | Read Only          | Read Only          | Read Only        |

| BITFIELD          | BITS | RES | DESCRIPTION                                        | DECODE                                                                                                                                                                                                                                                                 |
|-------------------|------|-----|----------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| THERMSHDN_RAW     | 7    | _   | Thermal shutdown raw status bit.                   | 0x0: Die temperature is lower than the<br>configured thermal-shutdown threshold.<br>0x1: Die temperature is greater than the<br>configured thermal-shutdown threshold.                                                                                                 |
| THERMWARN_BGN_RAW | 6    | Ι   | Thermal warning raw status bit.                    | 0x0: Die temperature is lower than the<br>configured thermal-warning threshold.<br>0x1: Die temperature is greater than the<br>configured thermal-warning threshold.                                                                                                   |
| THERMWARN_END_RAW | 5    | _   | Thermal warning end raw status bit.                | 0x0: Die temperature has not dropped below<br>the configured thermal-warning threshold<br>(after exceeding it).<br>0x1: Die temperature has dropped below the<br>configured thermal-warning threshold (after<br>exceeding it).                                         |
| SPKMON_ERR_RAW    | 4    | -   | Speaker amplifier output DC level monitor raw bit. | 0x0: DC level exceeding the configured<br>threshold was not detected at the speaker<br>amplifier output since the last state clear.<br>0x1: DC level exceeding the configured<br>threshold was detected at the speaker<br>amplifier output since the last state clear. |
| CLK_ERR_RAW       | 3    | -   | Clock monitor error raw bit.                       | 0x0: BCLK was present during active-mode<br>operation since the last state clear.<br>0x1: BCLK stopped during active-mode<br>operation.                                                                                                                                |
| PWRDN_DONE_RAW    | 2    | -   | Power-down transition done statrus raw bit.        | 0x0: Power-down transition from active state<br>to software-shutdown state is not done (no<br>transition or transition is in progress).<br>0x1: Power-down transition from active state<br>to software-shutdown state done (transition<br>completed).                  |

| BITFIELD       | BITS | RES | DESCRIPTION                              | DECODE                                                                                                                                                                                                                                            |
|----------------|------|-----|------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PWRUP_DONE_RAW | 1    | _   | Power-up done transition status raw bit. | 0x0: Power-up transition from software<br>shutdown state to active state is not done (no<br>transition or transition is in progress).<br>0x1: Power-up transition from software<br>shutdown state to active state done<br>(transition completed). |
| OTP_FAIL_RAW   | 0    | _   | OTP load fail status raw bit.            | 0x0: OTP settings successfully loaded during<br>initialization.<br>0x1: OTP settings failed to load during<br>initialization.                                                                                                                     |

#### Device Status Raw 2 (0x2002)

| BIT                | 7 | 6 | 5                   | 4                     | 3                     | 2                      | 1               | 0                |
|--------------------|---|---|---------------------|-----------------------|-----------------------|------------------------|-----------------|------------------|
| Field              | - | Ι | BR_ALC_MUTE_R<br>AW | BR_ALC_ACTIVE_R<br>AW | BR_ALC_THRESH_R<br>AW | PVDD_UVLO_SHDN_R<br>AW | SPK_OVC_RA<br>W | SPK_CLIP_RA<br>W |
| Reset              | - | - | 060                 | 060                   | 0b0                   | 0Ь0                    | 0b0             | 0b0              |
| Acces<br>s<br>Type | _ | _ | Read Only           | Read Only             | Read Only             | Read Only              | Read Only       | Read Only        |

| BITFIELD           | BITS | RES | DESCRIPTION                                                                                                                                                                                                                                                                                   | DECODE                                                                                                                                                                                                                                                                         |
|--------------------|------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BR_ALC_MUTE_RAW    | 5    | _   | Brownout protection ALC mute raw status<br>bit. Asserts high when the ALC mute is<br>applied, and deasserts when the ALC mute<br>is disabled.                                                                                                                                                 | 0x0: Brownout protection ALC is not muting<br>the speaker channel (ALC mute is not active<br>or ramp is not complete).<br>0x1: Brownout protection ALC is muting the<br>speaker channel (ALC mute is active and<br>ramp down is complete).                                     |
| BR_ALC_ACTIVE_RAW  | 4    | _   | Brownout protection ALC active raw status<br>bit. Asserts high when PVDD drops below<br>the configured ALC threshold and the ALC<br>activates. Deasserts after both the PVDD<br>voltage level recovers (rises above<br>threshold) and any applied ALC attenuation<br>has completely released. | 0x0: Brownout protection ALC is not actively<br>attenuating or muting the speaker channel<br>(ALC is inactive or release is complete).<br>0x1: Brownout protection ALC is actively<br>attenuating or muting the speaker channel<br>(ALC is active or release is not complete). |
| BR_ALC_THRESH_RAW  | 3    | _   | Brownout protection ALC PVDD voltage<br>threshold raw status bit. Asserts high when<br>PVDD drops below the configured ALC<br>threshold, and deasserts when the PVDD<br>voltage level recovers (rises above<br>threshold).                                                                    | 0x0: PVDD voltage level is currently above<br>the configured brownout ALC threshold.<br>0x1: PVDD voltage level is currently below<br>the configured brownout ALC threshold.                                                                                                   |
| PVDD_UVLO_SHDN_RAW | 2    | _   | PVDD undervoltage lockout error raw status<br>bit.                                                                                                                                                                                                                                            | 0x0: PVDD UVLO has not triggered during<br>active-state operation.<br>0x1: PVDD UVLO has triggered during<br>active-state operation.                                                                                                                                           |

| BITFIELD     | BITS | RES | DESCRIPTION                                           | DECODE                                                                                                                              |
|--------------|------|-----|-------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|
| SPK_OVC_RAW  | 1    | -   | Speaker amplifier output overcurrent monitor raw bit. | 0x0: Speaker amplifier output overcurrent<br>event is not detected.<br>0x1: Speaker amplifier output overcurrent<br>event detected. |
| SPK_CLIP_RAW | 0    | -   | Speaker amplifier output clipping monitor raw bit.    | 0x0: Speaker amplifier output clipping event<br>is not detected.<br>0x1: Speaker amplifier output clipping event<br>is detected.    |

### Device Status State 1 (0x2004)

| BIT                    | 7                   | 6                       | 5                       | 4                    | 3                 | 2                    | 1                    | 0                  |
|------------------------|---------------------|-------------------------|-------------------------|----------------------|-------------------|----------------------|----------------------|--------------------|
| Fiel<br>d              | THERMSHDN<br>_STATE | THERMWARN_B<br>GN_STATE | THERMWARN_E<br>ND_STATE | SPKMON_ER<br>R_STATE | CLK_ERR_<br>STATE | PWRDN_DON<br>E_STATE | PWRUP_DON<br>E_STATE | OTP_FAIL_<br>STATE |
| Res<br>et              | 060                 | 0b0                     | 060                     | 060                  | 060               | 060                  | 0b0                  | 060                |
| Acc<br>ess<br>Typ<br>e | Read, Ext           | Read, Ext               | Read, Ext               | Read, Ext            | Read, Ext         | Read, Ext            | Read, Ext            | Read, Ext          |

| BITFIELD            | BITS | RES | DESCRIPTION                                          | DECODE                                                                                                                                                                                                                                                                                                   |
|---------------------|------|-----|------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| THERMSHDN_STATE     | 7    | -   | Thermal shutdown status state bit.                   | 0x0: Die temperature has not exceeded the<br>configured thermal-shutdown threshold since<br>the last state clear.<br>0x1: Die temperature has exceeded the<br>configured thermal-shutdown threshold since<br>the last state clear.                                                                       |
| THERMWARN_BGN_STATE | 6    | _   | Thermal warning status state bit.                    | 0x0: Die temperature has not exceeded the<br>configured thermal-warning threshold since<br>the last state clear.<br>0x1: Die temperature has exceeded the<br>configured thermal-warning threshold since<br>the last state clear.                                                                         |
| THERMWARN_END_STATE | 5    | _   | Thermal warning end status state bit.                | 0x0: Die temperature has either not<br>exceeded or remains above the configured<br>thermal-warning threshold since the last<br>state clear.<br>0x1: Die temperature has dropped back<br>below the configured thermal-warning<br>threshold (after previously exceeding it)<br>since the last state clear. |
| SPKMON_ERR_STATE    | 4    | _   | Speaker amplifier output DC level monitor state bit. | 0x0: DC level exceeding the configured<br>threshold was detected at the speaker<br>amplifier output.<br>0x1: DC level exceeding the configured<br>threshold detected at the speaker amplifier<br>output.                                                                                                 |
| CLK_ERR_STATE       | 3    | -   | Clock monitor error state bit.                       | 0x0: BCLK was present during active-mode<br>operation since the last state clear.<br>0x1: BCLK was stopped during active-mode<br>operation since the last state clear.                                                                                                                                   |

| BITFIELD         | BITS | RES | DESCRIPTION                           | DECODE                                                                                                                                                                                                                                                                                                 |
|------------------|------|-----|---------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PWRDN_DONE_STATE | 2    | _   | Power-down transition done state bit. | 0x0: Power-down transition from active state<br>to software-shutdown state was not<br>completed (no transition or transition is in<br>progress) since the last state clear.<br>0x1: Power-down transition from active state<br>to software-shutdown state was completed<br>since the last state clear. |
| PWRUP_DONE_STATE | 1    | _   | Power-up transition done state bit.   | 0x0: Power-up transition from software-<br>shutdown state to active state was not<br>completed (no transition or transition is in<br>progress) since the last state clear.<br>0x1: Power-up transition from software-<br>shutdown state to active state was<br>completed since the last state clear.   |
| OTP_FAIL_STATE   | 0    | -   | OTP load fail status state bit.       | 0x0: OTP settings were successfully loaded<br>during initializations since the last state clear.<br>0x1: OTP settings failed to load during an<br>initialization since the last state clear.                                                                                                           |

### Device Status State 2 (0x2005)

| BIT                | 7 | 6 | 5                     | 4                       | 3                       | 2                        | 1                 | 0                  |
|--------------------|---|---|-----------------------|-------------------------|-------------------------|--------------------------|-------------------|--------------------|
| Field              | _ | - | BR_ALC_MUTE_S<br>TATE | BR_ALC_ACTIVE_S<br>TATE | BR_ALC_THRESH_S<br>TATE | PVDD_UVLO_SHDN_S<br>TATE | SPK_OVC_ST<br>ATE | SPK_CLIP_ST<br>ATE |
| Reset              | - | - | 0b0                   | 060                     | 0b0                     | 0b0                      | 0b0               | 060                |
| Acce<br>ss<br>Type | _ | _ | Read, Ext             | Read, Ext               | Read, Ext               | Read, Ext                | Read, Ext         | Read, Ext          |

| BITFIELD             | BITS | RES | DESCRIPTION                                              | DECODE                                                                                                                                                                                                                     |
|----------------------|------|-----|----------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BR_ALC_MUTE_STATE    | 5    | _   | PVDD brownout protection ALC mute status state bit.      | 0x0: Brownout protection ALC did not fully<br>mute the speaker channel since the last<br>state clear.<br>0x1: Brownout protection ALC did fully mute<br>the speaker channel since the last state<br>clear.                 |
| BR_ALC_ACTIVE_STATE  | 4    | _   | PVDD brownout protection ALC active status state bit.    | 0x0: Brownout protection ALC did not<br>actively attenuate the speaker channel since<br>the last state clear.<br>0x1: Brownout protection ALC did actively<br>attenuate the speaker channel since the last<br>state clear. |
| BR_ALC_THRESH_STATE  | 3    | _   | PVDD brownout protection ALC threshold status state bit. | 0x0: PVDD voltage did not rise above the<br>configured brownout ALC threshold since the<br>last state clear.<br>0x1: PVDD voltage did rise above the<br>configured brownout ALC threshold since the<br>last state clear.   |
| PVDD_UVLO_SHDN_STATE | 2    | _   | PVDD UVLO error state bit.                               | 0x0: PVDD UVLO was not triggered during<br>normal operation since the last state clear.<br>0x1: PVDD UVLO was triggered during<br>normal operation since the last state clear.                                             |

| BITFIELD       | BITS | RES | DESCRIPTION                                             | DECODE                                                                                                                                                                                        |
|----------------|------|-----|---------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SPK_OVC_STATE  | 1    | _   | Speaker amplifier output overcurrent monitor state bit. | 0x0: Speaker amplifier output overcurrent<br>event was not detected since the last state<br>clear.<br>0x1: Speaker amplifier output overcurrent<br>event detected since the last state clear. |
| SPK_CLIP_STATE | 0    | _   | Speaker amplifier output clipping monitor state bit.    | 0x0: Speaker amplifier output clipping event<br>not detected since the last state clear.<br>0x1: Speaker amplifier output clipping event<br>detected since the last state clear.              |

### Thermal Warning Threshhold (0x2020)

| BIT         | 7 | 6 | 5 | 4 | 3                     | 2 | 1         | 0            |
|-------------|---|---|---|---|-----------------------|---|-----------|--------------|
| Field       | - | _ | - | - | THERMWARN_THRESH[1:0] |   | THERMSHDN | _THRESH[1:0] |
| Reset       | - | - | - | - | 0b10                  |   | 0b        | 10           |
| Access Type | _ | _ | _ | _ | Write, Read           |   | Write,    | Read         |

| BITFIELD         | BITS | RES | DESCRIPTION                                             | DECODE                                                   |
|------------------|------|-----|---------------------------------------------------------|----------------------------------------------------------|
| THERMWARN_THRESH | 3:2  | EN  | Sets the initial thermal-warning threshold temperature. | 0x00: 95°C<br>0x01: 105°C<br>0x02: 115°C<br>0x03: 125°C  |
| THERMSHDN_THRESH | 1:0  | EN  | Sets the final thermal-shutdown threshold temperature.  | 0x00: 135°C<br>0x01: 145°C<br>0x02: 155°C<br>0x03: 165°C |

### Speaker Mon Threshold (0x2031)

| BIT         | 7 | 7 6 5 4 3 2 1 0    |  |        |      |  |  |  |  |
|-------------|---|--------------------|--|--------|------|--|--|--|--|
| Field       |   | SPKMON_THRESH[7:0] |  |        |      |  |  |  |  |
| Reset       |   | 0x58               |  |        |      |  |  |  |  |
| Access Type |   |                    |  | Write, | Read |  |  |  |  |

| BITFIELD      | BITS | RES | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|---------------|------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SPKMON_THRESH | 7:0  | EN  | Sets the speaker output monitor voltage threshold. The threshold calculation differs depending on whether or not the current sense channel is active. If the current sense channel is active, then the speaker output monitor threshold is directly selected as follows (and is compared to the measured output level):<br>Threshold (voltage) = SPKMON_THRESH x 0.03375V<br>If the current sense channel is disabled, the threshold is calculated as % of |

| BITFIELD | BITS | RES | DESCRIPTION                                                                                                                                                                                                                                  |
|----------|------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|          |      |     | output full-scale voltage. However, in this mode the full-scale level varies as PVDD voltage changes, and therefore threshold should be selected based on the worst case PVDD condition (typically maximum possible PVDD in a given system). |
|          |      |     | Threshold (voltage) = (SPKMON_THRESH/256) x PVDD Voltage                                                                                                                                                                                     |

#### Speaker Mon Load Select (0x2032)

| BIT         | 7 | 6 | 5                | 4 | 3 | 2 | 1 | 0 |
|-------------|---|---|------------------|---|---|---|---|---|
| Field       | _ |   | SPKMON_LOAD[6:0] |   |   |   |   |   |
| Reset       | - |   | 0ь0001000        |   |   |   |   |   |
| Access Type | _ |   | Write, Read      |   |   |   |   |   |

| BITFIELD    | BITS | RES | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                               | DECODE                                                                                                                                                                                                                                                                                                                      |
|-------------|------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SPKMON_LOAD | 6:0  | EN  | Selects the nominal speaker load resistance<br>used by the speaker output monitor when the<br>current sense channel is enabled. The<br>measured output current and the selected load<br>resistance value are used to calculate the<br>output voltage level used by the output monitor<br>(relative to the selected voltage threshold).<br>This has no effect if the current sense channel<br>is disabled. | 0x0: 2.00Ω<br>0x1: 2.25Ω<br>0x2 to 0x5: (0.25Ω Steps)<br>0x6: 3.50Ω<br>0x7: 3.75Ω<br>0x8: 4.00Ω (Default)<br>0x9: 4.25Ω<br>0xA: 4.50Ω<br>0xA: 4.50Ω<br>0x16: 7.50Ω<br>0x17: 7.75Ω<br>0x18: 8.00Ω<br>0x19: 8.25Ω<br>0x14: 8.50Ω<br>0x19: 8.25Ω<br>0x1A: 8.50Ω<br>0x1B to 0x7C: (0.25Ω Steps)<br>0x7D: 33.25Ω<br>0x7F: 33.50Ω |

#### Speaker Mon Duration (0x2033)

| BIT         | 7 | 6 | 5 | 4 | 3                    | 2 | 1 | 0 |
|-------------|---|---|---|---|----------------------|---|---|---|
| Field       | _ | _ | - | _ | SPKMON_DURATION[3:0] |   |   |   |
| Reset       | _ | _ | - | - | 0x2                  |   |   |   |
| Access Type | _ | _ | _ | _ | Write, Read          |   |   |   |

| BITFIELD        | BITS | RES | DESCRIPTION                                                                     | DECODE                                           |
|-----------------|------|-----|---------------------------------------------------------------------------------|--------------------------------------------------|
| SPKMON_DURATION | 3:0  | EN  | Sets the time duration over which the speaker output monitor must consecutively | 0x0: 10ms<br>0x1: 25ms<br>0x2: 50ms<br>0x3: 75ms |

# Digital Input Class-D Amplifier with IV Feedback and Brownout Protection

| BITFIELD | BITS | RES | DESCRIPTION                                                                                                | DECODE                                                                                                                                                                 |
|----------|------|-----|------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|          |      |     | detect an output level above the selected<br>threshold before asserting a speaker output<br>monitor error. | 0x4: 100ms<br>0x5: 200ms<br>0x6: 300ms<br>0x7: 400ms<br>0x8: 500ms<br>0x8: 500ms<br>0xA: 700ms<br>0xA: 700ms<br>0xC: 900ms<br>0xC: 900ms<br>0xC: 1100ms<br>0xF: 1200ms |

#### Error Monitor Control (0x2037)

| BIT         | 7 | 6 | 5 | 4 | 3 | 2 | 1           | 0           |
|-------------|---|---|---|---|---|---|-------------|-------------|
| Field       | - | _ | _ | - | - | - | SPKMON_EN   | CMON_EN     |
| Reset       | - | _ | _ | - | - | - | 060         | 0b1         |
| Access Type | _ | _ | _ | _ | _ | - | Write, Read | Write, Read |

| BITFIELD  | BITS | RES | DESCRIPTION                                                                                                                                                                   | DECODE                                                                                        |  |  |
|-----------|------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|--|--|
| SPKMON_EN | 1    | ENL | Enables the internal speaker output protection monitor.                                                                                                                       | 0x0: Disable internal speaker output monitor.<br>0x1: Enable internal speaker output monitor. |  |  |
| CMON_EN   | 0    | ENL | Enables the clock monitor. When enabled, the<br>bit clock input (BCLK), frame clock input<br>(LRCLK), and some internal clock busses are<br>all monitored for clock activity. | 0x0: Disable the clock monitor.<br>0x1: Enable the clock monitor.                             |  |  |

### PCM Mode Config (0x2040)

| BIT            | 7      | 6         | 5  | 4           | 3    | 2                 | 1           | 0                |
|----------------|--------|-----------|----|-------------|------|-------------------|-------------|------------------|
| Field          | PCM_CH | ANSZ[1:0] | PC | M_FORMAT[   | 2:0] | PCM_TX_INTERLEAVE | PCM_CHANSEL | PCM_TX_EXTRA_HIZ |
| Reset          | 0b     | 011       |    | 06000       |      | 0b0               | 0b0         | 060              |
| Access<br>Type | Write, | Read      |    | Write, Read |      | Write, Read       | Write, Read | Write, Read      |

| BITFIELD   | BITS | RES | DESCRIPTION                                         | DECODE                                                             |
|------------|------|-----|-----------------------------------------------------|--------------------------------------------------------------------|
| PCM_CHANSZ | 7:6  | ENL | Configures the PCM data word size for each channel. | 00: Reserved<br>01: 16-bit<br>10: 24-bit<br>11: 32-bit             |
| PCM_FORMAT | 5:3  | ENL | Selects the PCM data format.                        | 0x0: I <sup>2</sup> S Mode<br>0x1: Left-justified<br>0x2: Reserved |

# Digital Input Class-D Amplifier with IV Feedback and Brownout Protection

| BITFIELD          | BITS | RES | DESCRIPTION                                                                                                             | DECODE                                                                                                                                                                                                                                                                          |
|-------------------|------|-----|-------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                   |      |     |                                                                                                                         | 0x3: TDM Mode 0 (0 BCLK delay from<br>LRCLK)<br>0x4: TDM Mode 1 (1 BCLK delay from<br>LRCLK)<br>0x5: TDM Mode 2 (2 BCLK delay from<br>LRCLK)<br>0x6 to 0x7: Reserved                                                                                                            |
| PCM_TX_INTERLEAVE | 2    | ENL | Controls whether or not I/V data assigned to<br>the same channel is frame interleaved on<br>the PCM data output (DOUT). | 0x0: Disable Interleave mode.<br>0x1: Enable Interleave mode.                                                                                                                                                                                                                   |
| PCM_CHANSEL       | 1    | ENL | Selects which LRCK edge starts a new frame (channel 0 or slot 0).                                                       | 0: I <sup>2</sup> S and LJ mode: Falling LRCLK edge<br>starts a new frame.<br>In TDM modes: Rising LRCLK edge starts a<br>new frame.<br>1: In I <sup>2</sup> S and LJ mode: Rising LRCLK edge<br>starts a new frame.<br>In TDM modes: Falling LRCLK edge starts a<br>new frame. |
| PCM_TX_EXTRA_HIZ  | 0    | ENL | Select whether DOUT is driven to zero or Hi-<br>Z during extra BCLK cycles.                                             | 0x0: Transmit zero on DOUT during extra<br>BCLK cycles.<br>0x1: Transmit Hi-Z on DOUT during extra<br>BCLK cycles.                                                                                                                                                              |

### PCM Clock Setup (0x2041)

| BIT         | 7 | 6 | 5 | 4            | 3 | 2      | 1        | 0 |
|-------------|---|---|---|--------------|---|--------|----------|---|
| Field       | _ | _ | - | PCM_BCLKEDGE |   | PCM_B  | SEL[3:0] |   |
| Reset       | - | - | - | 0b0          |   | 0;     | x4       |   |
| Access Type | _ | - | - | Write, Read  |   | Write, | Read     |   |

| BITFIELD     | BITS | RES | DESCRIPTION                                                          | DECODE                                                                                                                                                           |
|--------------|------|-----|----------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PCM_BCLKEDGE | 4    | ENL | Selects the active BCLK edge.                                        | 0: Input data captured and output data valid on<br>rising edge of BCLK.<br>1: Input data captured and output data valid on<br>falling edge of BCLK.              |
| PCM_BSEL     | 3:0  | ENL | Selects the number of BCLKs per LRCLK expected by the PCM Interface. | 0x0 to 0x1: Reserved<br>0x2: 32<br>0x3: 48<br>0x4: 64<br>0x5: 96<br>0x6: 128<br>0x7: 192<br>0x8: 256<br>0x9: 384<br>0xA: 512<br>0x8: 320<br>0xC to 0xF: Reserved |

# Digital Input Class-D Amplifier with IV Feedback and Brownout Protection

### PCM Sample Rate Setup (0x2042)

| BIT         | 7 | 6      | 5      | 4 | 3           | 2      | 1    | 0 |  |
|-------------|---|--------|--------|---|-------------|--------|------|---|--|
| Field       |   | IV_SI  | ٦[3:0] |   | PCM_SR[3:0] |        |      |   |  |
| Reset       |   | 0:     | (8     |   | 0x8         |        |      |   |  |
| Access Type |   | Write, | Read   |   |             | Write, | Read |   |  |

| BITFIELD | BITS | RES | DESCRIPTION                                                                                                                         | DECODE                                                                                                                                                                                   |
|----------|------|-----|-------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IV_SR    | 7:4  | ENL | Sets the sample rate of the I/V data output channels.                                                                               | 0x0: 8kHz<br>0x1: 11.025kHz<br>0x2: 12kHz<br>0x3: 16kHz<br>0x4: 22.05kHz<br>0x6: 32kHz<br>0x7: 44.1kHz<br>0x8: 48kHz<br>0x9: 88.2kHz<br>0x8: 96kHz<br>0x8 to 0xF: Reserved               |
| PCM_SR   | 3:0  | ENL | Sets the sample rate of the PCM interface and<br>the speaker playback channel. This<br>corresponds to the expected LRCLK frequency. | 0x0: 8kHz<br>0x1: 11.025kHz<br>0x2: 12kHz<br>0x3: 16kHz<br>0x4: 22.05kHz<br>0x5: 24kHz<br>0x6: 32kHz<br>0x7: 44.1kHz<br>0x8: 48kHz<br>0x9: 88.2kHz<br>0x8: 96kHz<br>0x8 to 0xF: Reserved |

#### PCM Tx Control 1 (0x2044)

| BIT         | 7 | 6 | 5                  | 4 | 3 | 2 | 1 | 0 |
|-------------|---|---|--------------------|---|---|---|---|---|
| Field       | _ | _ | PCM_VMON_SLOT[5:0] |   |   |   |   |   |
| Reset       | - | - | 0600000            |   |   |   |   |   |
| Access Type | - | _ | Write, Read        |   |   |   |   |   |

| BITFIELD      | BITS | RES | DESCRIPTION                                                                                                                           | DECODE                                                                                                       |
|---------------|------|-----|---------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|
| PCM_VMON_SLOT | 5:0  | PCM | Selects the data output (DOUT) slots for the voltage feedback channel output data. In non-TDM mode, only slot 0 and slot 1 are valid. | 0x0: Slot 00/01<br>0x1: Slot 01/02<br>0x2: Slot 02/03<br>0x22 to 0x3D:<br>0x3E: Slot 62/63<br>0x3F: Reserved |

# Digital Input Class-D Amplifier with IV Feedback and Brownout Protection

#### PCM Tx Control 2 (0x2045)

| BIT         | 7 | 6 | 5                  | 4 | 3 | 2 | 1 | 0 |
|-------------|---|---|--------------------|---|---|---|---|---|
| Field       | _ | - | PCM_IMON_SLOT[5:0] |   |   |   |   |   |
| Reset       | _ | - | 0600000            |   |   |   |   |   |
| Access Type | - | _ | Write, Read        |   |   |   |   |   |

| BITFIELD      | BITS | RES | DESCRIPTION                                                                                                                                     | DECODE                                                                                                       |
|---------------|------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|
| PCM_IMON_SLOT | 5:0  | PCM | Selects the data output (DOUT) slots for the<br>current sense ADC channel output data. In<br>non-TDM mode, only slot 0 and slot 1 are<br>valid. | 0x0: Slot 00/01<br>0x1: Slot 01/02<br>0x2: Slot 02/03<br>0x22 to 0x3D:<br>0x3E: Slot 62/63<br>0x3F: Reserved |

#### PCM Tx HiZ Control 1 (0x2050)

| BIT         | 7                      | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |
|-------------|------------------------|---|---|---|---|---|---|---|--|
| Field       | PCM_TX_SLOT_HIZ[63:56] |   |   |   |   |   |   |   |  |
| Reset       | 0xFF                   |   |   |   |   |   |   |   |  |
| Access Type | Write, Read            |   |   |   |   |   |   |   |  |

| BITFIELD        | BITS RES |     | DESCRIPTION                                                                                                                                                                                                                                                                  | DECODE                                                                                                                          |  |  |
|-----------------|----------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|--|--|
| PCM_TX_SLOT_HIZ | 7:0      | PCM | Configures the unused PCM transmitter data<br>output slots to transmit either Hi-Z or 0. This<br>setting only applies if the output data slot is<br>unused, and is disregarded if an output data<br>source is assigned to the slot and the output<br>data source is enabled. | 0: Output zero (logic-low) on the output slot if<br>unused.<br>1: Output high impedance (Hi-Z) on the output<br>slot if unused. |  |  |

#### PCM Tx HiZ Control 2 (0x2051)

| BIT         | 7                      | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |
|-------------|------------------------|---|---|---|---|---|---|---|--|
| Field       | PCM_TX_SLOT_HIZ[55:48] |   |   |   |   |   |   |   |  |
| Reset       | 0xFF                   |   |   |   |   |   |   |   |  |
| Access Type | Write, Read            |   |   |   |   |   |   |   |  |

## Digital Input Class-D Amplifier with IV Feedback and Brownout Protection

| BITFIELD        | BITS | RES | DESCRIPTION                                                                                                                                                                                                                                                                  | DECODE                                                                                                                          |
|-----------------|------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|
| PCM_TX_SLOT_HIZ | 7:0  | PCM | Configures the unused PCM transmitter data<br>output slots to transmit either Hi-Z or 0. This<br>setting only applies if the output data slot is<br>unused, and is disregarded if an output data<br>source is assigned to the slot and the output<br>data source is enabled. | 0: Output zero (logic-low) on the output slot if<br>unused.<br>1: Output high impedance (Hi-Z) on the output<br>slot if unused. |

#### PCM Tx HiZ Control 3 (0x2052)

| BIT         | 7 | 6                      | 5 | 4      | 3    | 2 | 1 | 0 |  |  |  |
|-------------|---|------------------------|---|--------|------|---|---|---|--|--|--|
| Field       |   | PCM_TX_SLOT_HIZ[47:40] |   |        |      |   |   |   |  |  |  |
| Reset       |   | 0xFF                   |   |        |      |   |   |   |  |  |  |
| Access Type |   |                        |   | Write, | Read |   |   |   |  |  |  |

| BITFIELD        | BITS | RES | DESCRIPTION                                                                                                                                                                                                                                                                  | DECODE                                                                                                                          |
|-----------------|------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|
| PCM_TX_SLOT_HIZ | 7:0  | PCM | Configures the unused PCM transmitter data<br>output slots to transmit either Hi-Z or 0. This<br>setting only applies if the output data slot is<br>unused, and is disregarded if an output data<br>source is assigned to the slot and the output<br>data source is enabled. | 0: Output zero (logic-low) on the output slot if<br>unused.<br>1: Output high impedance (Hi-Z) on the output<br>slot if unused. |

#### PCM Tx HiZ Control 4 (0x2053)

| BIT         | 7 | 6                      | 5 | 4      | 3    | 2 | 1 | 0 |  |  |
|-------------|---|------------------------|---|--------|------|---|---|---|--|--|
| Field       |   | PCM_TX_SLOT_HIZ[39:32] |   |        |      |   |   |   |  |  |
| Reset       |   | 0xFF                   |   |        |      |   |   |   |  |  |
| Access Type |   |                        |   | Write, | Read |   |   |   |  |  |

| BITFIELD        | BITS | RES | DESCRIPTION                                                                                                                                                                                                                                                                  | DECODE                                                                                                                                                |
|-----------------|------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| PCM_TX_SLOT_HIZ | 7:0  | PCM | Configures the unused PCM transmitter data<br>output slots to transmit either Hi-Z or 0. This<br>setting only applies if the output data slot is<br>unused, and is disregarded if an output data<br>source is assigned to the slot and the output<br>data source is enabled. | <ol> <li>Output zero (logic-low) on the output slot if<br/>unused.</li> <li>Output high impedance (Hi-Z) on the output<br/>slot if unused.</li> </ol> |

## Digital Input Class-D Amplifier with IV Feedback and Brownout Protection

#### PCM Tx HiZ Control 5 (0x2054)

| BIT         | 7 | 6                      | 5 | 4      | 3    | 2 | 1 | 0 |  |  |
|-------------|---|------------------------|---|--------|------|---|---|---|--|--|
| Field       |   | PCM_TX_SLOT_HIZ[31:24] |   |        |      |   |   |   |  |  |
| Reset       |   | 0xFF                   |   |        |      |   |   |   |  |  |
| Access Type |   |                        |   | Write, | Read |   |   |   |  |  |

| BITFIELD        | BITS | RES | DESCRIPTION                                                                                                                                                                                                                                                                  | DECODE                                                                                                                          |
|-----------------|------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|
| PCM_TX_SLOT_HIZ | 7:0  | PCM | Configures the unused PCM transmitter data<br>output slots to transmit either Hi-Z or 0. This<br>setting only applies if the output data slot is<br>unused, and is disregarded if an output data<br>source is assigned to the slot and the output<br>data source is enabled. | 0: Output zero (logic-low) on the output slot if<br>unused.<br>1: Output high impedance (Hi-Z) on the output<br>slot if unused. |

#### PCM Tx HiZ Control 6 (0x2055)

| BIT         | 7 | 6                      | 5 | 4      | 3    | 2 | 1 | 0 |  |  |  |
|-------------|---|------------------------|---|--------|------|---|---|---|--|--|--|
| Field       |   | PCM_TX_SLOT_HIZ[23:16] |   |        |      |   |   |   |  |  |  |
| Reset       |   | 0xFF                   |   |        |      |   |   |   |  |  |  |
| Access Type |   |                        |   | Write, | Read |   |   |   |  |  |  |

| BITFIELD        | BITS | RES | DESCRIPTION                                                                                                                                                                                                                                                                  | DECODE                                                                                                                          |
|-----------------|------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|
| PCM_TX_SLOT_HIZ | 7:0  | PCM | Configures the unused PCM transmitter data<br>output slots to transmit either Hi-Z or 0. This<br>setting only applies if the output data slot is<br>unused, and is disregarded if an output data<br>source is assigned to the slot and the output<br>data source is enabled. | 0: Output zero (logic-low) on the output slot if<br>unused.<br>1: Output high impedance (Hi-Z) on the output<br>slot if unused. |

#### PCM Tx HiZ Control 7 (0x2056)

| BIT         | 7 | 6                     | 5 | 4      | 3    | 2 | 1 | 0 |  |  |
|-------------|---|-----------------------|---|--------|------|---|---|---|--|--|
| Field       |   | PCM_TX_SLOT_HIZ[15:8] |   |        |      |   |   |   |  |  |
| Reset       |   | 0xFF                  |   |        |      |   |   |   |  |  |
| Access Type |   |                       |   | Write, | Read |   |   |   |  |  |

## Digital Input Class-D Amplifier with IV Feedback and Brownout Protection

| BITFIELD        | BITS | RES | DESCRIPTION                                                                                                                                                                                                                                                                  | DECODE                                                                                                                          |
|-----------------|------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|
| PCM_TX_SLOT_HIZ | 7:0  | PCM | Configures the unused PCM transmitter data<br>output slots to transmit either Hi-Z or 0. This<br>setting only applies if the output data slot is<br>unused, and is disregarded if an output data<br>source is assigned to the slot and the output<br>data source is enabled. | 0: Output zero (logic-low) on the output slot if<br>unused.<br>1: Output high impedance (Hi-Z) on the output<br>slot if unused. |

#### PCM Tx HiZ Control 8 (0x2057)

| BIT         | 7 | 6                    | 5 | 4      | 3    | 2 | 1 | 0 |  |  |
|-------------|---|----------------------|---|--------|------|---|---|---|--|--|
| Field       |   | PCM_TX_SLOT_HIZ[7:0] |   |        |      |   |   |   |  |  |
| Reset       |   | 0xFF                 |   |        |      |   |   |   |  |  |
| Access Type |   |                      |   | Write, | Read |   |   |   |  |  |

| BITFIELD        | BITS | RES | DESCRIPTION                                                                                                                                                                                                                                                                  | DECODE                                                                                                                          |
|-----------------|------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|
| PCM_TX_SLOT_HIZ | 7:0  | PCM | Configures the unused PCM transmitter data<br>output slots to transmit either Hi-Z or 0. This<br>setting only applies if the output data slot is<br>unused, and is disregarded if an output data<br>source is assigned to the slot and the output<br>data source is enabled. | 0: Output zero (logic-low) on the output slot if<br>unused.<br>1: Output high impedance (Hi-Z) on the output<br>slot if unused. |

#### PCM RX Source 1 (0x2058)

| BIT         | 7 | 6 | 5 | 4 | 3 | 2 | 1                  | 0 |
|-------------|---|---|---|---|---|---|--------------------|---|
| Field       | _ | - | _ | _ | - | _ | PCM_DMMIX_CFG[1:0] |   |
| Reset       | _ | _ | _ | _ | - | _ | 0600               |   |
| Access Type | - | _ | _ | - | - | _ | Write, Read        |   |

| BITFIELD      | BITS | RES | DESCRIPTION                                        | DECODE                                                                                                                                                          |
|---------------|------|-----|----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PCM_DMMIX_CFG | 1:0  | РСМ | Determines the behavior of the mono mixer circuit. | 0x0: Output of mono mixer is Channel 0.<br>0x1: Output of mono mixer is Channel 1.<br>0x2: Output of mono mixer is (Channel 0<br>+Channel1)/2.<br>0x3: Reserved |

#### PCM RX Source 2 (0x2059)

| BIT 7 6 5 4 3 2 1 0 |
|---------------------|
|---------------------|

## Digital Input Class-D Amplifier with IV Feedback and Brownout Protection

| Field       | PCM_DMMIX_CH1_SOURCE[3:0] | PCM_DMMIX_CH0_SOURCE[3:0] |  |  |
|-------------|---------------------------|---------------------------|--|--|
| Reset       | 0x0                       | 0x0                       |  |  |
| Access Type | Write, Read               | Write, Read               |  |  |

| BITFIELD             | BITS | RES | DESCRIPTION                                                                               | DECODE                                                                                                                                          |
|----------------------|------|-----|-------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| PCM_DMMIX_CH1_SOURCE | 7:4  | РСМ | Selects the PCM data input channel that is routed to channel 1 of the digital mono mixer. | 0x0: PCM Input Channel 0<br>0x1: PCM Input Channel 1<br>0x2: PCM Input Channel 2<br>:<br>0xE: PCM Input Channel 14<br>0xF: PCM Input Channel 15 |
| PCM_DMMIX_CH0_SOURCE | 3:0  | РСМ | Selects the PCM data input channel that is routed to channel 0 of the digital mono mixer. | 0x0: PCM Input Channel 0<br>0x1: PCM Input Channel 1<br>0x2: PCM Input Channel 2<br><br>0xE: PCM Input Channel 14<br>0xF: PCM Input Channel 15  |

#### PCM Tx Drive Strength (0x205C)

| BIT         | 7 | 6 | 5 | 4 | 3 | 2 | 1                 | 0 |
|-------------|---|---|---|---|---|---|-------------------|---|
| Field       | _ | - | _ | - | - | - | PCM_DOUT_DRV[1:0] |   |
| Reset       | _ | - | - | - | - | - | 0b01              |   |
| Access Type | _ | _ | _ | _ | _ | _ | Write, Read       |   |

| BITFIELD     | BITS | RES | DESCRIPTION                                       | DECODE                                                                                                                   |
|--------------|------|-----|---------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|
| PCM_DOUT_DRV | 1:0  | РСМ | Configures the output drive strength of DOUT pin. | 0x0: Reduced drive strength.<br>0x1: Normal drive strength.<br>0x2: High drive strength.<br>0x3: Maximum drive strength. |

#### PCM Tx Source Enables (0x205D)

| BIT         | 7 | 6 | 5 | 4 | 3 | 2 | 1           | 0           |
|-------------|---|---|---|---|---|---|-------------|-------------|
| Field       | _ | _ | _ | _ | - | - | PCM_IMON_EN | PCM_VMON_EN |
| Reset       | _ | _ | _ | _ | - | - | 0b0         | 0b0         |
| Access Type | _ | _ | _ | _ | _ | _ | Write, Read | Write, Read |

| BITFIELD    | BITS | RES  | DESCRIPTION                                                                                            | DECODE                                                                                        |
|-------------|------|------|--------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|
| PCM_IMON_EN | 1    | TXEN | Enables transmit of the current sense ADC channel output data on the assigned data output (DOUT) slot. | 0x0: Disable current sense ADC data transmit.<br>0x1: Enable current sense ADC data transmit. |

## Digital Input Class-D Amplifier with IV Feedback and Brownout Protection

| BITFIELD    | BITS | RES  | DESCRIPTION                                                                                                 | DECODE                                                                                       |
|-------------|------|------|-------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|
| PCM_VMON_EN | 0    | TXEN | Enables transmit of the voltage feedback<br>channel output data on the assigned data<br>output (DOUT) slot. | 0x0: Disable voltage feedback data transmit.<br>0x1: Disable voltage feedback data transmit. |

#### PCM Rx Enable (0x205E)

| BIT         | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0           |
|-------------|---|---|---|---|---|---|---|-------------|
| Field       | _ | _ | - | - | _ | - | - | PCM_RX_EN   |
| Reset       | _ | _ | _ | - | _ | - | - | 060         |
| Access Type | _ | _ | _ | _ | _ | _ | _ | Write, Read |

| BITFIELD  | BITS | RES | DESCRIPTION                                      | DECODE                                                    |
|-----------|------|-----|--------------------------------------------------|-----------------------------------------------------------|
| PCM_RX_EN | 0    | -   | Enables the speaker playback channel data input. | 0: PCM data input disabled.<br>1: PCM data input enabled. |

#### PCM Tx Enable (0x205F)

| BIT         | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0           |
|-------------|---|---|---|---|---|---|---|-------------|
| Field       | _ | _ | - | - | - | - | - | PCM_TX_EN   |
| Reset       | _ | _ | - | - | - | - | - | 0b0         |
| Access Type | _ | _ | _ | _ | _ | _ | _ | Write, Read |

| BITFIELD  | BITS | RES | DESCRIPTION                                          | DECODE                                                                |
|-----------|------|-----|------------------------------------------------------|-----------------------------------------------------------------------|
| PCM_TX_EN | 0    | -   | Enables the data output (DOUT) of the PCM interface. | 0x0: PCM T <sub>x</sub> disabled.<br>0x1: PCM T <sub>x</sub> enabled. |

#### Speaker Channel Volume Control (0x2090)

| BIT         | 7 | 6 | 5            | 4 | 3           | 2 | 1 | 0 |  |  |
|-------------|---|---|--------------|---|-------------|---|---|---|--|--|
| Field       | _ |   | SPK_VOL[6:0] |   |             |   |   |   |  |  |
| Reset       | _ |   | 06000000     |   |             |   |   |   |  |  |
| Access Type | _ |   |              |   | Write, Read |   |   |   |  |  |

## Digital Input Class-D Amplifier with IV Feedback and Brownout Protection

| BITFIELD | BITS | RES | DESCRIPTION                                                     | DECODE                                                                                                                       |
|----------|------|-----|-----------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|
| SPK_VOL  | 6:0  | _   | Sets the digital volume level of the speaker amplifier channel. | 0x00: 0dB<br>0x01: -0.5dB<br>0x02: -1.0dB<br>: (-0.5dB steps)<br>0x7C: -62.0dB<br>0x7D: -62.5dB<br>0x7E: -63dB<br>0x7F: Mute |

#### Speaker Channel Configuration (0x2091)

| BIT            | 7 | 6 | 5 | 4                    | 3                    | 2           | 1           | 0            |
|----------------|---|---|---|----------------------|----------------------|-------------|-------------|--------------|
| Field          | - | - | - | SPK_VOL_RMPDN_BYPASS | SPK_VOL_RMPUP_BYPASS | SPK_INVERT  | SPK_DITH_EN | SPK_DCBLK_EN |
| Reset          | - | ١ | 1 | 0b0                  | 0b0                  | 0b0         | 0b1         | 0b0          |
| Access<br>Type | _ | _ | 1 | Write, Read          | Write, Read          | Write, Read | Write, Read | Write, Read  |

| BITFIELD             | BITS | RES | DESCRIPTION                                                                                                                                | DECODE                                                            |
|----------------------|------|-----|--------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|
| SPK_VOL_RMPDN_BYPASS | 4    | SPK | Controls whether the speaker amplifier<br>channel volume is internally ramped-down<br>both during shutdown and when muting the<br>channel. | 0: Volume ramp enabled<br>1: Volume ramp bypassed                 |
| SPK_VOL_RMPUP_BYPASS | 3    | SPK | Controls whether the speaker amplifier<br>channel volume is internally ramped-up<br>both during startup and when unmuting the<br>channel.  | 0: Volume ramp enabled<br>1: Volume ramp bypassed                 |
| SPK_INVERT           | 2    | SPK | Inverts the speaker amplifier channel output.                                                                                              | 0: Output is normal.<br>1: Output is inverted.                    |
| SPK_DITH_EN          | 1    | SPK | Selects whether or not dither is applied to the data in the speaker amplifier channel.                                                     | 0: Dither disabled.<br>1: Dither enabled.                         |
| SPK_DCBLK_EN         | 0    | SPK | Enables the DC blocking filter in the speaker amplifier channel.                                                                           | 0: DC blocking filter disabled.<br>1: DC blocking filter enabled. |

#### Speaker Amplifier Output Configuration (0x2092)

| BIT         | 7 | 6 | 5 | 4            | 3            | 2             | 1 | 0 |
|-------------|---|---|---|--------------|--------------|---------------|---|---|
| Field       | - | _ | - | SPK_DAC_MODE | SPK_AMP_MODE | SPK_GAIN[2:0] |   |   |
| Reset       | - | _ | - | 0b0          | 0b0          | 0b011         |   |   |
| Access Type | - | - | - | Write, Read  | Write, Read  | Write, Read   |   |   |

## Digital Input Class-D Amplifier with IV Feedback and Brownout Protection

| BITFIELD     | BITS | RES | DESCRIPTION                                                                                                                                                                                                                                                                                                                                              | DECODE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|--------------|------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SPK_DAC_MODE | 4    | _   | Sets the speaker amplifier channel DAC to operate in low-power mode or high-performance mode.                                                                                                                                                                                                                                                            | 0x0: DAC operates in low-power mode.<br>0x1: DAC operates in high-performance mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| SPK_AMP_MODE | 3    | SPK | Selects whether the speaker amplifier is<br>operating in single-cell mode or in two-<br>cell/boosted mode. The expected PVDD<br>supply range is different based on the<br>selected speaker amplifier operating mode.<br>The MAX98388 defaults to single-cell mode<br>(shown as the default value here), while the<br>MAX98389 defaults to two-cell mode. | 0x0: Single-cell mode (default for MAX98388).<br>0x1: Two-cell/boosted mode (default for<br>MAX98389).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| SPK_GAIN     | 2:0  | SPK | Sets the maximum peak output voltage level $(V_{MPO})$ in terms of RMS voltage for the speaker channel amplifier (no-load). The peak output voltage level for each setting depends on the selected speaker amplifier operating mode (SPK_AMP_MODE). Values in dB are gain relative to the baseline speaker path DAC full-scale output level of 0.5dBV.   | 0x00: Single-cell mode: 0.75V <sub>RMS</sub> (-3dB)<br>Two-cell mode: 1.50V <sub>RMS</sub> (+3dB)<br>0x01: Single-cell mode: 1.06V <sub>RMS</sub> (0dB)<br>Two-cell mode: 2.11V <sub>RMS</sub> (+6dB)<br>0x02: Single-cell Mode: 1.50V <sub>RMS</sub> (+3dB)<br>Two-cell mode: 2.99V <sub>RMS</sub> (+9dB)<br>0x03: Single-cell Mode: 2.11V <sub>RMS</sub> (+6dB)<br>Two-cell mode: 4.22V <sub>RMS</sub> (+12dB)<br>0x04: Single-cell Mode: 2.99V <sub>RMS</sub> (+9dB)<br>Two-cell mode: 5.96V <sub>RMS</sub> (+15dB)<br>0x05: Single-cell Mode: 4.22V <sub>RMS</sub> (+12dB)<br>Two-cell mode: 8.41V <sub>RMS</sub> (+18dB)<br>0x06-0x07: Reserved |

#### Speaker Amplifier SSM Configuration (0x2093)

| BIT         | 7 | 6 | 5 | 4 | 3 | 2                    | 1 | 0              |
|-------------|---|---|---|---|---|----------------------|---|----------------|
| Field       | - | _ | _ | - | - | SPK_AMP_SSM_MOD[1:0] |   | SPK_AMP_SSM_EN |
| Reset       | - | _ | _ | _ | - | 0Ь00                 |   | 0b1            |
| Access Type | - | - | - | - | - | Write, Read          |   | Write, Read    |

| BITFIELD        | BITFIELD BITS RES DESCRIPTION |     | DECODE                                                              |                                                      |
|-----------------|-------------------------------|-----|---------------------------------------------------------------------|------------------------------------------------------|
| SPK_AMP_SSM_MOD | 2:1                           | SPK | Selects the speaker amplifier spread-<br>spectrum modulation ratio. | 0x0: ±1.5%<br>0x1: ±3.0%<br>0x2: ±4.5%<br>0x3: ±6.0% |
| SPK_AMP_SSM_EN  | 0                             | SPK | Speaker amplifier spread-spectrum modulation enable.                | 0x0: SSM disabled.<br>0x1: SSM enabled.              |

#### Speaker Amplifier Edge Rate Control (0x2094)

| BIT   | 7 | 6 | 5 | 4 | 3                    | 2 | 1                    | 0  |
|-------|---|---|---|---|----------------------|---|----------------------|----|
| Field | _ | - | - | - | SPK_AMP_FALL_SR[1:0] |   | SPK_AMP_RISE_SR[1:0] |    |
| Reset | _ | - | - | - | 0x3                  |   | 0:                   | x3 |

# Digital Input Class-D Amplifier with IV Feedback and Brownout Protection

| Access Type | _ | _ | _ | _ | Write, Read | Write, Read |
|-------------|---|---|---|---|-------------|-------------|
|-------------|---|---|---|---|-------------|-------------|

| BITFIELD        | BITS | RES | DESCRIPTION                                       | DECODE                                                                                                    |
|-----------------|------|-----|---------------------------------------------------|-----------------------------------------------------------------------------------------------------------|
| SPK_AMP_FALL_SR | 3:2  | SPK | Speaker amplifier falling edge slew-rate control. | 0x0: Normal slew rate.<br>0x1: Reduced slew rate.<br>0x2: Maximum slew rate.<br>0x3: Increased slew rate. |
| SPK_AMP_RISE_SR | 1:0  | SPK | Speaker amplifier rising edge slew rate control.  | 0x0: Normal slew rate.<br>0x1: Reduced slew rate.<br>0x2: Maximum slew rate.<br>0x3: Increased slew rate. |

#### Speaker Channel Pink Noise Enable (0x209E)

| BIT         | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0                 |  |
|-------------|---|---|---|---|---|---|---|-------------------|--|
| Field       | - | _ | - | - | - | - | - | SPK_PINK_NOISE_EN |  |
| Reset       | - | _ | - | - | - | - | - | 060               |  |
| Access Type | - | _ | _ | - | - | _ | _ | Write, Read       |  |

| BITFIELD          | BITS | RES | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                   | DECODE                                                                                              |
|-------------------|------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|
| SPK_PINK_NOISE_EN | 0    | ENL | Reconfigures the speaker channel to output<br>(when in the active state) internally<br>generated pink noise (instead of input data<br>from DIN). This mode must be enabled prior<br>to exiting the software-shutdown state, and<br>requires a valid bit clock (BCLK) and frame<br>clock (LRCLK) during the power-up state<br>transition. Once enabled in the active state,<br>the clocks can be disabled and the amplifier<br>continues to output pink noise. | 0x0: Pink noise output mode disabled (normal<br>operation).<br>0x1: Pink noise output mode enabled. |

#### Speaker Channel and Amp Enable (0x209F)

| BIT         | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0           |
|-------------|---|---|---|---|---|---|---|-------------|
| Field       | _ | _ | - | - | _ | _ | _ | SPK_EN      |
| Reset       | _ | _ | _ | _ | _ | - | - | 060         |
| Access Type | _ | _ | _ | _ | _ | _ | _ | Write, Read |

| BITFIELD | BITS | RES | DESCRIPTION                                                                                                                           | DECODE                                                                                                                                                           |
|----------|------|-----|---------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SPK_EN   | 0    | _   | Speaker Amplifier Channel Enable. If set high,<br>then the speaker amplifier channel is enabled<br>anytime global enable is also set. | 0x0: Speaker amplifier channel disabled<br>(Regardless of global enable setting).<br>0x1: Speaker amplifier channel enabled (When<br>global enable is also set). |

#### IV Data DSP Control (0x20A0)

| BIT            | 7 | 6 | 5 | 4            | 3                | 2                | 1               | 0               |
|----------------|---|---|---|--------------|------------------|------------------|-----------------|-----------------|
| Field          | I | I | I | IVFB_DITH_EN | IVFB_I_INVERT_EN | IVFB_V_INVERT_EN | IVFB_I_DCBLK_EN | IVFB_V_DCBLK_EN |
| Reset          | - | - | - | 0b1          | 0b0              | 0b0              | 0b0             | 060             |
| Access<br>Type | - | _ | _ | Write, Read  | Write, Read      | Write, Read      | Write, Read     | Write, Read     |

| BITFIELD         | BITS | RES  | DESCRIPTION                                                       | DECODE                                                     |  |
|------------------|------|------|-------------------------------------------------------------------|------------------------------------------------------------|--|
| IVFB_DITH_EN     | 4    | IVFB | Select whether or not dither is applied to the I/V data channels. | 0x0: Dither disabled.<br>0x1: Dither enabled.              |  |
| IVFB_I_INVERT_EN | 3    | IVFB | Inverts the current feedback channel.                             | 0x0: Channel is not inverted.<br>0x1: Channel is inverted. |  |
| IVFB_V_INVERT_EN | 2    | IVFB | Inverts the voltage feedback channel.                             | 0x0: Channel is not inverted.<br>0x1: Channel is inverted. |  |
| IVFB_I_DCBLK_EN  | 1    | IVFB | Enables the DC blocking filter in the current feedback channel.   | 0x0: DC blocker disabled.<br>0x1: DC blocker enabled.      |  |
| IVFB_V_DCBLK_EN  | 0    | IVFB | Enables the DC blocking filter in the voltage feedback channel.   | 0x0: DC blocker disabled.<br>0x1: DC blocker enabled.      |  |

#### IV Data Enables (0x20A7)

| BIT         | 7 | 6 | 5 | 4 | 3 | 2 | 1           | 0           |
|-------------|---|---|---|---|---|---|-------------|-------------|
| Field       | _ | _ | - | _ | - | _ | IVFB_I_EN   | IVFB_V_EN   |
| Reset       | _ | _ | _ | _ | - | _ | 0b0         | 0b0         |
| Access Type | _ | _ | - | - | - | - | Write, Read | Write, Read |

| BITFIELD  | BITS | RES | DESCRIPTION                                                                                                                                                                     | DECODE                                                                                    |
|-----------|------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|
| IVFB_I_EN | 1    | _   | Enables the speaker current sense ADC<br>channel. When this bit is set to 1, the current<br>sense ADC channel is powered up when the<br>device is in the active state (EN = 1). | 0x0: Current sense ADC channel is disabled.<br>0x1: Current sense ADC channel is enabled. |

## Digital Input Class-D Amplifier with IV Feedback and Brownout Protection

| BITFIELD  | BITS | RES | DESCRIPTION                                                                                                                                                                   | DECODE                                                                                  |
|-----------|------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|
| IVFB_V_EN | 0    | _   | Enables the speaker voltage feedback channel.<br>When this bit is set to 1, the voltage feedback<br>channel is powered up when the device is in<br>the active state (EN = 1). | 0x0: Voltage feedback channel is disabled.<br>0x1: Voltage feedback channel is enabled. |

#### Brownout Protection ALC Threshold (0x20E0)

| BIT         | 7 | 6 | 5 | 4 | 3           | 2 | 1 | 0 |  |
|-------------|---|---|---|---|-------------|---|---|---|--|
| Field       | _ | - | - | - | ALC_TH[3:0] |   |   |   |  |
| Reset       | _ | - | - | - | 0x4         |   |   |   |  |
| Access Type | _ | _ | - | - | Write, Read |   |   |   |  |

| BITFIELD | BITS | RES | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                   | DECODE                                                                                                                                                                                                                                                                                                                                                                       |
|----------|------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ALC_TH   | 3:0  | ALC | Selects the brownout ALC PVDD falling-voltage<br>threshold (attack threshold). The threshold<br>setting and step size changes depending on<br>the selected speaker amplifier mode<br>(SPK_AMP_MODE). The step size between<br>threshold settings is 75mV in 1-cell mode, and<br>150mV in 2-cell or boosted mode.<br><b>Format:</b> 1-Cell mode threshold/2-Cell or<br>boosted-mode threshold. | 0x0: 3.625V / 7.25V<br>0x1: 3.550V / 7.10V<br>0x2: 3.475V / 6.95V<br>0x3: 3.400V / 6.80V<br>0x4: 3.325V / 6.65V<br>0x5: 3.250V / 6.50V<br>0x6: 3.175V / 6.35V<br>0x7: 3.100V / 6.20V<br>0x8: 3.025V / 6.05V<br>0x9: 2.950V / 5.90V<br>0xA: 2.875V / 5.75V<br>0xB: 2.800V / 5.60V<br>0xC: 2.725V / 5.45V<br>0xD: 2.650V / 5.30V<br>0xE: 2.575V / 5.15V<br>0xF: 2.500V / 5.00V |

#### Brownout Protection ALC Rates (0x20E1)

| BIT         | 7 | 6        | 5          | 4 | 3                 | 2      | 1    | 0 |  |
|-------------|---|----------|------------|---|-------------------|--------|------|---|--|
| Field       |   | ALC_ATK_ | _RATE[3:0] |   | ALC_RLS_RATE[3:0] |        |      |   |  |
| Reset       |   | 0:       | x2         |   | 0x0               |        |      |   |  |
| Access Type |   | Write,   | Read       |   |                   | Write, | Read |   |  |

| BITFIELD     | BITS | RES | DESCRIPTION                  | DECODE                                                                                                                                                            |
|--------------|------|-----|------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ALC_ATK_RATE | 7:4  | ALC | Selects the ALC attack rate. | 0x0: Instant<br>0x1: 10µs / dB<br>0x2: 20µs / dB<br>0x3: 40µs / dB<br>0x4: 80µs / dB<br>0x5: 160µs / dB<br>0x6: 320µs / dB<br>0x7: 640µs / dB<br>0x8: 1.28ms / dB |

| BITFIELD     | BITS | RES | DESCRIPTION                   | DECODE                                                                                                                                                                                                                                                                                                                                           |
|--------------|------|-----|-------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|              |      |     |                               | 0x9: 2.56ms / dB<br>0xA: 5.12ms / dB<br>0xB: 10.24ms / dB<br>0xC: 20.48ms / dB<br>0xD: 40.96ms / dB<br>0xE: 81.92ms / dB<br>0xF: 163.84ms / dB                                                                                                                                                                                                   |
| ALC_RLS_RATE | 3:0  | ALC | Selects the ALC release rate. | 0x0: 20µs / dB<br>0x1: 40µs / dB<br>0x2: 80µs / dB<br>0x3: 160µs / dB<br>0x4: 320µs / dB<br>0x5: 640µs / dB<br>0x6: 1.28ms / dB<br>0x7: 2.56ms / dB<br>0x8: 5.12ms / dB<br>0x8: 5.12ms / dB<br>0x9: 10.24ms / dB<br>0x4: 20.48ms / dB<br>0x2: 81.92ms / dB<br>0xC: 81.92ms / dB<br>0xC: 81.92ms / dB<br>0xC: 327.68ms / dB<br>0xF: 655.36ms / dB |

#### Brownout Protection ALC Attenuation (0x20E2)

| BIT         | 7 | 6 | 5 | 4 | 3                  | 2 | 1 | 0 |  |
|-------------|---|---|---|---|--------------------|---|---|---|--|
| Field       | _ | _ | - | - | ALC_MAX_ATTEN[3:0] |   |   |   |  |
| Reset       | _ | _ | _ | - | 0x6                |   |   |   |  |
| Access Type | _ | - | _ | _ | Write, Read        |   |   |   |  |

| BITFIELD      | BITS | RES | DESCRIPTION                                 | DECODE                                                                                                                                                                                                                           |
|---------------|------|-----|---------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ALC_MAX_ATTEN | 3:0  | ALC | Selects the ALC attack maximum attenuation. | 0x0: 0dBFS<br>0x1: -1dBFS<br>0x2: -2dBFS<br>0x3: -3dBFS<br>0x4: -4dBFS<br>0x5: -5dBFS<br>0x6: -6dBFS<br>0x7: -7dBFS<br>0x8: -8dBFS<br>0x8: -8dBFS<br>0x9: -9dBFS<br>0x4: -10dBFS<br>0xC: -12dBFS<br>0xE: -14dBFS<br>0xF: -15dBFS |

### Brownout Protection ALC Release (0x20E3)

| BIT   | 7 | 6 | 5 | 4 | 3 | 2                | 1 | 0  |
|-------|---|---|---|---|---|------------------|---|----|
| Field | _ | - | - | - | - | ALC_RLS_DBT[2:0] |   | 0] |

## Digital Input Class-D Amplifier with IV Feedback and Brownout Protection

| Reset       | _ | _ | _ | _ | _ | 0b010       |
|-------------|---|---|---|---|---|-------------|
| Access Type | _ | _ | _ | - | _ | Write, Read |

| BITFIELD    | BITS | RES | DESCRIPTION                            | DECODE                                                                                                             |
|-------------|------|-----|----------------------------------------|--------------------------------------------------------------------------------------------------------------------|
| ALC_RLS_DBT | 2:0  | ALC | Selects the ALC release debounce time. | 0x0: 0.01ms<br>0x1: 0.1ms<br>0x2: 1ms<br>0x3: 10ms<br>0x4: 100ms<br>0x5: 250ms<br>0x6: 500ms<br>0x7: Infinite Hold |

#### Brownout Protection ALC Mute (0x20E4)

| BIT            | 7 | 6 | 5                  | 4                | 3     | 2           | 1      | 0           |
|----------------|---|---|--------------------|------------------|-------|-------------|--------|-------------|
| Field          | 1 | ١ | ALC_UNMUTE_RAMP_EN | ALC_MUTE_RAMP_EN | ALC_I | MUTE_DELA   | Y[2:0] | ALC_MUTE_EN |
| Reset          | - | - | 0b1                | 0b1              |       | 0b001       |        | 0b1         |
| Access<br>Type | - | - | Write, Read        | Write, Read      |       | Write, Read |        | Write, Read |

| BITFIELD           | BITS | RES | DESCRIPTION                                                                                                                                                               | DECODE                                                                                                         |
|--------------------|------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|
| ALC_UNMUTE_RAMP_EN | 5    | ALC | Enables volume ramping for ALC unmute<br>transitions. When ALC unmute ramp is<br>enabled, a release rate of 20µs/dB is used<br>for the unmute ramp-up.                    | 0x0: ALC does not ramp the volume level<br>when unmuting.<br>0x1: ALC ramps the volume level when<br>unmuting. |
| ALC_MUTE_RAMP_EN   | 4    | ALC | Selects whether or not volume ramping is<br>used for ALC mute transitions. When ALC<br>mute ramp is enabled, an attack rate of<br>20µs/dB is used for the mute ramp-down. | 0x0: ALC does not ramp the volume level<br>when muting.<br>0x1: ALC ramps the volume level when<br>muting.     |
| ALC_MUTE_DELAY     | 3:1  | ALC | Selects the delay before the onset of ALC mute (if enabled).                                                                                                              | 0x0: 0.01ms<br>0x1: 0.05ms<br>0x2: 0.1ms<br>0x3: 0.5ms<br>0x4: 1ms<br>0x5: 5ms<br>0x6: 25ms<br>0x7: 250ms      |
| ALC_MUTE_EN        | 0    | ALC | Selects whether or not the ALC can mute the speaker channel.                                                                                                              | 0x0: ALC cannot mute the speaker channel.<br>0x1: ALC can mute the speaker channel.                            |

#### Brownout Protection ALC Infinite Hold Release (0x20EE)

| BIT   | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0           |
|-------|---|---|---|---|---|---|---|-------------|
| Field | _ | _ | _ | - | _ | - | _ | ALC_RLS_TGR |

## Digital Input Class-D Amplifier with IV Feedback and Brownout Protection

| Reset       | _ | _ | _ | _ | _ | _ | _ | 060        |
|-------------|---|---|---|---|---|---|---|------------|
| Access Type | _ | - | - | - | _ | _ | _ | Write Only |

| BITFIELD    | BITS | RES | DESCRIPTION | DECODE                                                                                                                                                                                                                   |
|-------------|------|-----|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ALC_RLS_TGR | 0    | _   |             | 0x0: Self-clearing and always read back as '0'.<br>0x1: If infinite hold is enabled, write a '1' to begin<br>the release phase. This has no effect if it is<br>attempted while PVDD is still below the ALC<br>threshold. |

### Brownout Protection ALC Enable (0x20EF)

| BIT         | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0           |
|-------------|---|---|---|---|---|---|---|-------------|
| Field       | - | _ | _ | - | - | - | _ | ALC_EN      |
| Reset       | _ | _ | _ | - | _ | - | _ | 060         |
| Access Type | _ | _ | _ | _ | _ | _ | _ | Write, Read |

| BITFIELD | BITS | RES | DESCRIPTION                                                    | DECODE                                    |
|----------|------|-----|----------------------------------------------------------------|-------------------------------------------|
| ALC_EN   | 0    | EN  | Select whether brownout protection ALC is enabled or disabled. | 0: ALC is disabled.<br>1: ALC is enabled. |

### Auto-Restart Behavior (0x210E)

| BIT            | 7 | 6 | 5 | 4 | 3                    | 2            | 1                    | 0                        |
|----------------|---|---|---|---|----------------------|--------------|----------------------|--------------------------|
| Field          | 1 | - | - | Ι | CLOCK_AUTORESTART_EN | OVC_RETRY_EN | THERM_AUTORESTART_EN | PVDD_UVLO_AUTORESTART_EN |
| Reset          | 1 | Ι | Ι | Ι | 0b0                  | 0b0          | 0b0                  | 0b0                      |
| Access<br>Type | I | Ι | Ι | I | Write, Read          | Write, Read  | Write, Read          | Write, Read              |

| BITFIELD             | BITS | BITS RES DESCRIPTION |                                                                                                                                                                    | DECODE                                                                                                                                                                           |
|----------------------|------|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CLOCK_AUTORESTART_EN | 3    | EN                   | Controls whether or not the device<br>automatically resumes playback when the<br>clocks become valid after the device is<br>disabled due to a clock monitor error. | 0x0: Device does not automatically restart<br>after a valid bit clock (BCLK) is reapplied.<br>0x1: Device automatically restarts after a<br>valid bit clock (BCLK) is reapplied. |
| OVC_RETRY_EN         | 2    | EN                   | Controls whether or not the speaker<br>amplifier is automatically reenabled after<br>an OVC fault condition.                                                       | 0x0: Overcurrent recovery is in manual<br>retry mode.<br>0x1: Overcurrent recover is in automatic<br>retry mode.                                                                 |
| THERM_AUTORESTART_EN | 1    | EN                   | Control whether or not the device automatically returns to the active state                                                                                        | 0x0: Thermal shutdown recovery is in manual mode.                                                                                                                                |

## Digital Input Class-D Amplifier with IV Feedback and Brownout Protection

| BITFIELD                 | BITS | RES | DESCRIPTION                                                                                                                 | DECODE                                                                                        |
|--------------------------|------|-----|-----------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|
|                          |      |     | when the die temp recovers from thermal shutdown.                                                                           | 0x1: Thermal shutdown recovery is in auto mode.                                               |
| PVDD_UVLO_AUTORESTART_EN | 0    | EN  | Controls whether or not the device<br>automatically returns to the active state<br>when PVDD recovers from a UVLO<br>event. | 0: PVDD UVLO recovery is in manual<br>mode.<br>1: PVDD UVLO recovery is in automatic<br>mode. |

#### Global Enable (0x210F)

| BIT         | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0                   |
|-------------|---|---|---|---|---|---|---|---------------------|
| Field       | _ | _ | - | - | - | _ | - | EN                  |
| Reset       | _ | _ | _ | _ | - | _ | _ | 060                 |
| Access Type | _ | _ | _ | _ | _ | _ | _ | Write, Read,<br>Ext |

| BITFIELD | BITS | RES | DESCRIPTION                                                                                                   | DECODE                                        |
|----------|------|-----|---------------------------------------------------------------------------------------------------------------|-----------------------------------------------|
| EN       | 0    | -   | Disable or enable all blocks and reset all logic except the I <sup>2</sup> C interface and control registers. | 0: Device powered down.<br>1: Device enabled. |

#### Revision ID (0x22FF)

| BIT         | 7 | 6           | 5 | 4    | 3    | 2 | 1 | 0 |  |  |  |
|-------------|---|-------------|---|------|------|---|---|---|--|--|--|
| Field       |   | REV_ID[7:0] |   |      |      |   |   |   |  |  |  |
| Reset       |   |             |   | 0x   | 41   |   |   |   |  |  |  |
| Access Type |   |             |   | Read | Only |   |   |   |  |  |  |

| BITFIELD | BITS | RES | DESCRIPTION                                                        | DECODE                        |
|----------|------|-----|--------------------------------------------------------------------|-------------------------------|
| REV_ID   | 7:0  | _   | Revision of the device. Updated at every device hardware revision. | 0x41: Device revision number. |

## **Typical Application Circuit**



## **Ordering Information**

| PART NUMBER   | TEMP RANGE     | PIN-PACKAGE |
|---------------|----------------|-------------|
| MAX98388EWE+  | -40°C to +85°C | 16 WLP      |
| MAX98388EWE+T | -40°C to +85°C | 16 WLP      |
| MAX98389EWE+  | -40°C to +85°C | 16 WLP      |
| MAX98389EWE+T | -40°C to +85°C | 16 WLP      |

+Denotes a lead(Pb)-free/RoHS-compliant package.

T = Tape and reel.

## **Chip Information**

PROCESS: BICMOS

## **Revision History**

| REVISION<br>NUMBER | REVISION<br>DATE | DESCRIPTION                                                                  | PAGES<br>CHANGED |
|--------------------|------------------|------------------------------------------------------------------------------|------------------|
| 0                  | 3/23             | Release for Market Intro                                                     | _                |
| 1                  | 9/23             | Corrected a typo in the speaker output monitor voltage threshold calculation | 47, 67           |



Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.