## 9DBL411B Four Output Low Power Differential Fanout Buffer for PCI Express Gen1, Gen2, Gen3, and QPI The 9DBL411B is a four output, lower power differential buffer. Each output has its own OE# pin. The device has a maximum operating frequency of 150MHz. ## **Applications** PCI-Express Gen1-2-3 or QPI fanout buffer ## **Key Specifications** - Output cycle-cycle jitter: < 15ps additive</li> - Output to output skew: < 50ps</li> #### **Features** - Low power differential outputs for PCI-Express and QPI clocks - Power down mode when all OE# are high - Available in commercial (0 to +70°C) and industrial (-40°C to +85°C) temperature ranges - Available in 20-VFQFPN or 20-TSSOP packages ## **Output Features** - Four low power differential output pairs - Individual OE# control of each output pair Figure 1. Block Diagram # **Contents** | 1. | Pin I | nformati | on | 3 | | | | | | |----|-------|------------------|-------------------|------|--|--|--|--|--| | | 1.1 | Pin Ass | ignments | 3 | | | | | | | | | 1.1.1 | 20-VFQFPN | 3 | | | | | | | | | 1.1.2 | 20-TSSOP | 3 | | | | | | | | 1.2 | Pin Des | scriptions | 3 | | | | | | | | | 1.2.1 | 20-VFQFPN | 3 | | | | | | | | | 1.2.2 | 20-TSSOP | 4 | | | | | | | | 1.3 | Power ( | Groups | 5 | | | | | | | 2. | Spec | ification | s | 6 | | | | | | | | 2.1 | Absolut | e Maximum Ratings | 6 | | | | | | | | 2.2 | ESD Ra | atings | 6 | | | | | | | | 2.3 | Electrica | al Specifications | 6 | | | | | | | 3. | Term | ninations | | 8 | | | | | | | 4. | Pack | age Out | line Drawings | 9 | | | | | | | 5. | Mark | Marking Diagrams | | | | | | | | | | 5.1 | 20-VFQ | PPN | 9 | | | | | | | | 5.2 | 20-TSS | OP | 9 | | | | | | | 6. | Orde | ering Info | ormation | . 10 | | | | | | | 7. | Revi | sion Hist | tory | . 10 | | | | | | ## 1. Pin Information ## 1.1 Pin Assignments ### 1.1.1 20-VFQFPN #### 1.1.2 20-TSSOP # 1.2 Pin Descriptions ### 1.2.1 20-VFQFPN Table 1. 20-VFQFPN Pin Descriptions | Pin Number | Pin Name | Pin Type | Description | |------------|-----------|----------|------------------------------------------------------------------------------------------------| | 1 | VDDA | Power | 3.3V Power for the Analog core. | | 2 | GNDA | GND | Ground for the Analog core. | | 3 | OE3# | Input | Output Enable for DIF3 output. Control is as follows: 0 = enabled, 1 = Low-Low | | 4 | DIF3C_LPR | Output | Complement clock of low power differential clock pair (no 50ohm shunt resistor to GND needed). | | 5 | DIF3T_LPR | Output | True clock of low power differential clock pair (no 50ohm shunt resistor to GND needed). | | 6 | VDD_IO | Power | Power supply for low power differential outputs, nominal 1.05V to 3.3V. | Table 1. 20-VFQFPN Pin Descriptions (Cont.) | Pin Number | Pin Name | Pin Type | Description | |------------|-----------|----------|------------------------------------------------------------------------------------------------| | 7 | GND | GND | Ground pin. | | 8 | DIF2C_LPR | Output | Complement clock of low power differential clock pair (no 50ohm shunt resistor to GND needed). | | 9 | DIF2T_LPR | Output | True clock of low power differential clock pair (no 50ohm shunt resistor to GND needed). | | 10 | OE2# | Input | Output Enable for DIF2 output. Control is as follows: 0 = enabled, 1 = Low-Low | | 11 | DIF1C_LPR | Output | Complement clock of low power differential clock pair (no 50ohm shunt resistor to GND needed). | | 12 | DIF1T_LPR | Output | True clock of low power differential clock pair (no 50ohm shunt resistor to GND needed). | | 13 | OE1# | Input | Output Enable for DIF1 output. Control is as follows: 0 = enabled, 1 = Low-Low | | 14 | GND | GND | Ground pin. | | 15 | VDD_IO | Power | Power supply for low power differential outputs, nominal 1.05V to 3.3V. | | 16 | DIF0C_LPR | Output | Complement clock of low power differential clock pair (no 50ohm shunt resistor to GND needed). | | 17 | DIF0T_LPR | Output | True clock of low power differential clock pair (no 50ohm shunt resistor to GND needed). | | 18 | OE0# | Input | Output Enable for DIF0 output. Control is as follows: 0 = enabled, 1 = Low-Low | | 19 | DIF_INC | Input | Complement side of differential input clock. | | 20 | DIF_INT | Input | True side of differential input clock. | # 1.2.2 20-TSSOP Table 2. 20-TSSOP Pin Descriptions | Pin Number | Pin Name | Pin Type | Description | |------------|-----------|----------|------------------------------------------------------------------------------------------------| | 1 | OE0# | Input | Output Enable for DIF0 output. Control is as follows: 0 = enabled, 1 = Low-Low | | 2 | DIF_INC | Input | Complement side of differential input clock. | | 3 | DIF_INT | Input | True side of differential input clock. | | 4 | VDDA | Power | 3.3V Power for the Analog core. | | 5 | GNDA | GND | Ground for the Analog core. | | 6 | OE3# | Input | Output Enable for DIF3 output. Control is as follows: 0 = enabled, 1 = Low-Low | | 7 | DIF3C_LPR | Output | Complement clock of low power differential clock pair (no 50ohm shunt resistor to GND needed). | | 8 | DIF3T_LPR | Output | True clock of low power differential clock pair (no 50ohm shunt resistor to GND needed). | | 9 | VDD_IO | Power | Power supply for low power differential outputs, nominal 1.05V to 3.3V. | | 10 | GND | GND | Ground pin. | Table 2. 20-TSSOP Pin Descriptions (Cont.) | Pin Number | Pin Name | Pin Type | Description | |------------|-----------|----------|------------------------------------------------------------------------------------------------| | 11 | DIF2C_LPR | Output | Complement clock of low power differential clock pair (no 50ohm shunt resistor to GND needed). | | 12 | DIF2T_LPR | Output | True clock of low power differential clock pair (no 50ohm shunt resistor to GND needed). | | 13 | OE2# | Input | Output Enable for DIF2 output. Control is as follows: 0 = enabled, 1 = Low-Low | | 14 | DIF1C_LPR | Output | Complement clock of low power differential clock pair (no 50ohm shunt resistor to GND needed). | | 15 | DIF1T_LPR | Output | True clock of low power differential clock pair (no 50ohm shunt resistor to GND needed). | | 16 | OE1# | Input | Output Enable for DIF1 output. Control is as follows: 0 = enabled, 1 = Low-Low | | 17 | GND | GND | Ground pin. | | 18 | VDD_IO | Power | Power supply for low power differential outputs, nominal 1.05V to 3.3V. | | 19 | DIF0C_LPR | Output | Complement clock of low power differential clock pair (no 50ohm shunt resistor to GND needed). | | 20 | DIF0T_LPR | Output | True clock of low power differential clock pair (no 50ohm shunt resistor to GND needed). | # 1.3 Power Groups | Pin Numbe | r (VFQFPN) | Description | | | |-----------|------------|-----------------------|--|--| | VDD | GND | Description | | | | 6, 15 | 7, 14 | VDD_IO for DIF(3:0) | | | | 1 | 2 | 3.3V Analog VDD & GND | | | | Pin Numbe | er (TSSOP) | - Description | | | |-----------|------------|-----------------------|--|--| | VDD GND | | - Description | | | | 9, 18 | 10, 17 | VDD_IO for DIF(3:0) | | | | 4 5 | | 3.3V Analog VDD & GND | | | # 2. Specifications # 2.1 Absolute Maximum Ratings **CAUTION:** Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions can adversely impact product reliability and result in failures not covered by warranty. | Parameter | Symbol | Test Conditions | Minimum | Maximum | Unit | |---------------------------------|-----------------|--------------------------------------|-----------|---------|------| | Maximum Supply Voltage [1][2] | VDDA | Core Supply Voltage | - | 4.6 | V | | Maximum Supply Voltage [1][2] | VDD_IO | Low-Voltage differential I/O supply. | 0.99 | 3.8 | V | | Maximum Input Voltage [1][2][3] | V <sub>IH</sub> | 3.3V LVCMOS inputs. | - | 4.6 | V | | Minimum Input Voltage [1][2] | V <sub>IL</sub> | Any input. | Vss - 0.5 | - | V | | Ambient Operating Temp | TambCOM [1] | Commercial range. | 0 | 70 | °C | | Ambient Operating Temp | TambIND [1] | Industrial range. | -40 | 85 | °C | | Storage Temperature [1][2] | Ts | - | -65 | 150 | °C | <sup>1.</sup> Confirmed by design and characterization, not 100% tested in production. ## 2.2 ESD Ratings | ESD Model/Test | Rating | Unit | |---------------------------------------------------|--------|------| | Input ESD Protection (ESD prot), Human Body Model | 2000 | V | # 2.3 Electrical Specifications All measurements use 9LRS3187B as clock source and $R_S$ = 33ohms, $C_L$ = 2pF test load. Table 3. Input/Supply/Common Output Parameters | Parameter | Symbol | Test Conditions | Min | Max | Unit | |-------------------------------------|-------------------------|-------------------------------------------------|-----------------------|-----------------------|------| | Supply Voltage [1] | VDDA | Supply voltage. | 3.000 | 3.600 | V | | Supply Voltage [1] | VDDxxx_IO | Low-Voltage differential I/O supply. | 0.99 | 3.600 | V | | Input High Voltage [1] | V <sub>IHSE</sub> | Single-ended inputs. | 2 | V <sub>DD</sub> + 0.3 | V | | Input Low Voltage [1] | V <sub>ILSE</sub> | Single-ended inputs. | V <sub>SS</sub> - 0.3 | 0.8 | V | | Differential Input High Voltage [1] | V <sub>IHDIF</sub> | Differential inputs (single-ended measurement). | 600 | 1.15 | V | | Differential Input Low Voltage [1] | V <sub>ILDIF</sub> | Differential inputs (single-ended measurement). | V <sub>SS</sub> - 0.3 | 300 | mV | | Input Slew Rate-DIF_IN [2] | dv/dt | Measured differentially. | 0.4 | 8 | V/ns | | Input Leakage Current [1] | I <sub>IN</sub> | $V_{IN} = V_{DD}$ , $V_{IN} = GND$ . | -5 | 5 | μΑ | | Operating Supply Current [1] | I <sub>DD_3.3V</sub> | VDDA supply current. | - | 20 | mA | | Operating Supply Sufferit 1 | I <sub>DD_IO_133M</sub> | VDD_IO supply at f <sub>OP</sub> = 133MHz. | - | 20 | mA | <sup>2.</sup> Operation under these conditions is neither implied, nor guaranteed. <sup>3.</sup> Maximum input voltage is not to exceed maximum VDD. Table 3. Input/Supply/Common Output Parameters (Cont.) | Parameter | Symbol | Test Conditions | Min | Max | Unit | |--------------------------------------------------------------------|-------------------------|--------------------------------------------------------------------------------------------------------------------|-----|-----|---------| | Power Down Current | I <sub>DD_SB_3.3V</sub> | VDDA supply current, Input stopped, OE# pins all high. | - | 750 | μA | | (All OE# pins High) <sup>[1]</sup> | I <sub>DD_SBIO</sub> | VDD_IO supply, Input stopped, OE# pins all high. | - | 150 | μA | | Input Frequency [2] | Fi | V <sub>DD</sub> = 3.3V. | 15 | 150 | MHz | | Pin Inductance [1] | L <sub>pin</sub> | - | - | 7 | nH | | Input Canacitanae [1] | C <sub>IN</sub> | Logic Inputs. | 1.5 | 5 | pF | | Input Capacitance <sup>[1]</sup> | C <sub>OUT</sub> | Output pin capacitance. | - | 6 | pF | | OE# Latency<br>(at least one OE# is low) <sup>[1]</sup> | T <sub>OE#LAT</sub> | Number of clocks to enable or disable output from assertion/deassertion of OE#. | 1 | 3 | periods | | Clock Stabilization Time (from all OE# high to first OE# low). [1] | T <sub>STAB</sub> | Delay from assertion of first OE# to first clock out (assumes input clock running and device in power down state). | - | 150 | ns | | Tdrive_OE# [1] | T <sub>DROE#</sub> | Output enable after OE# de-assertion. | - | 10 | ns | | Tfall_OE# [1] | T <sub>FALL</sub> | Fall/rise time of OE# inputs. | - | 5 | ns | | Trise_OE# [1] | T <sub>RISE</sub> | - | - | 5 | ns | <sup>1.</sup> Confirmed by design and characterization, not 100% tested in production. Table 4. AC Electrical Characteristics-DIF Low Power Differential Outputs | Parameter | Symbol | Test Conditions | Min | Max | Unit | |----------------------------------------------------------------|-----------------------------------|---------------------------------------------------------|------|------|----------| | Rising Edge Slew Rate [1][2] | t <sub>SLR</sub> | Differential measurement. | 1.5 | 4 | V/ns | | Falling Edge Slew Rate [1][2] | t <sub>FLR</sub> | Differential measurement. | 1.5 | 4 | V/ns | | Slew Rate Variation [1] | t <sub>SLVAR</sub> | Single-ended measurement. | - | 20 | % | | Maximum Output Voltage [1] | V <sub>HIGH</sub> | Includes overshoot. | - | 1150 | mV | | Minimum Output Voltage [1] | $V_{LOW}$ | Includes undershoot. | -300 | - | mV | | Differential Voltage Swing [1] | V <sub>SWING</sub> | Differential measurement. | 1200 | - | mV | | Crossing Point Voltage [1][3][4] | V <sub>XABS</sub> | Single-ended measurement. | 300 | 550 | mV | | Crossing Point Variation [1][3][5] | V <sub>XABSVAR</sub> | Single-ended measurement. | - | 140 | mV | | Duty Cycle Distortion [1][6] | D <sub>CYCDIS0</sub> | Differential measurement, f <sub>IN</sub> < =133.33MHz. | - | 3 | % | | Additive Cycle to Cycle Jitter [1] | DIFJ <sub>C2CADD</sub> | Differential measurement, Additive. | - | 15 | ps | | DIF[3:0] Skew [1] | DIF <sub>SKEW</sub> | Differential measurement. | - | 50 | ps | | Propagation Delay [1] | t <sub>PD</sub> | Input to output delay. | 2.5 | 3.5 | ns | | Additive Phase Jitter–PCIe Gen1 [1][7] | t <sub>phase_add</sub><br>PCIG1 | 1.5MHz < 22MHz. | - | 6 | ps Pk-Pk | | Additive Phase Jitter–PCle Gen2<br>High Band <sup>[1][7]</sup> | t <sub>phase_add</sub><br>PCIG2HI | High Band is 1.5MHz to Nyquist (50MHz). | - | 0.16 | ps RMS | | Additive Phase Jitter PCIe Gen2 Low<br>Band [1][7] | t <sub>phase_add</sub><br>PCIG2LO | Low Band is 10kHz to 1.5MHz. | - | 0.07 | ps RMS | <sup>2.</sup> Slew rate measured through Vswing centered around differential zero. Table 4. AC Electrical Characteristics-DIF Low Power Differential Outputs (Cont.) | Parameter | Symbol | Test Conditions | Min | Max | Unit | |---------------------------------------------------------|-----------------------------------|----------------------|-----|------|--------| | Additive Phase Jitter PCIe Gen3 [1][7] | t <sub>phase_add</sub><br>PCIG2LO | 2M-4M, 2M-5M filter. | - | 0.2 | ps RMS | | Additive Phase Jitter QPI 133<br>(6.4GBs, 12 UI) [1][7] | t <sub>phase_add</sub><br>QPI6G4 | 11MHz to 33MHz. | - | 0.04 | ps RMS | - 1. Confirmed by design and characterization, not 100% tested in production. - 2. Slew rate measured through Vswing centered around differential zero. - 3. Vxabs is defined as the voltage where CLK = CLK#. - 4. Only applies to the differential rising edge (CLK rising and CLK# falling). - 5. Defined as the total variation of all crossing voltages of CLK rising and CLK# falling. Matching applies to rising edge rate of CLK and falling edge of CLK#. It is measured using a ±75mV window centered on the average cross point where CLK meets CLK#. - 6. This figure refers to the maximum distortion of the input wave form. - 7. The 9DBL411B has no PLL, so the part itself contributes very little jitter to the input clock. But this also means that the 9DBL411 cannot "de-jitter" a noisy input clock. Values calculated per PCI SIG and per Intel Clock Jitter tool version 1.5. ### 3. Terminations Zo-17 = Rs (ohms), where Zo is the single-ended intrinsic impedance of the board transmission line. Single-ended intrinsic impedance is $\frac{1}{2}$ that of the differential impedance. | Single-ended<br>Impedance (Z <sub>O</sub> ) | Rs<br>5% Tolerance | Rs<br>2% Tolerance | Notes | |---------------------------------------------|--------------------|--------------------|--------------------------| | 50 | 33 | 33.2 | In general, 5% resistors | | 45 | 45 27 | | may be used. All values | | 42.5 24 or 27 | | 24.9 | are in ohms. | #### **Package Outline Drawings** 4. The package outline drawings are located at the end of this document and are accessible from the Renesas website (see Ordering Information for POD links). The package information is the most current data available and is subject to change without revision of this document. #### **Marking Diagrams** 5. #### 5.1 20-VFQFPN - Line 1: "LOT" designates the lot number. - Line 2: truncated part number. - · "I" designates industrial temperature range. - Line 3: "YYWW" is the last two digits of the year and work week that the part was assembled. 9DBL411BKILF 9DBL411BKLF - Line 1: "LOT" designates the lot number. - Line 2: truncated part number. - Line 3: "YYWW" is the last two digits of the year and work week that the part was assembled. #### 5.2 20-TSSOP 9DBL411BGILF - Line 1: "LOT" designates the lot number. - Line 2: "YYWW" is the last two digits of the year and work week that the part was assembled. - Line 3: truncated part number. - · "I" designates industrial temperature range. 9DBL411BGLF - Line 1: "LOT" designates the lot number. - Line 2: "YYWW" is the last two digits of the year and work week that the part was assembled. - Line 3: truncated part number. # 6. Ordering Information | Part Number | Package Description | Carrier Type | Temperature Range | | |---------------|------------------------------------|--------------|-------------------|--| | 9DBL411BKILF | 20-VFQFPN, 4.0 × 4.0 mm | Tubes | -40 to +85°C | | | 9DBL411BKILFT | 20-VFQFFN, 4.0 ^ 4.0 IIIIII | Tape & Reel | -40 to +65 C | | | 9DBL411BKLF | 20-VFQFPN, 4.0 × 4.0 mm | Tubes | 0 to +70°C | | | 9DBL411BKLFT | 20-71 Q1 F14, 4.0 ^ 4.0 111111 | Tape & Reel | 0 to +70 C | | | 9DBL411BGILF | 20-TSSOP, 4.4mm body, 0.65mm pitch | Tubes | -40 to +85°C | | | 9DBL411BGILFT | 20-1330F, 4.4mm body, 0.03mm pitch | Tape & Reel | -40 to +65 C | | | 9DBL411BGLF | 20-TSSOP, 4.4mm body, 0.65mm pitch | Tubes | 0 to +70°C | | | 9DBL411BGLFT | 20-1330F, 4.4mm body, 0.03mm pitch | Tape & Reel | 0 10 -70 C | | <sup>&</sup>quot;LF" suffix to the part number are the Pb-Free configuration and are RoHS compliant. # 7. Revision History | Revision | Date | Description | | | |----------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 1.08 | Feb 6, 2023 | Updated POD link for 20-VFQFPN in Ordering Information. | | | | 1.07 | Sep 30, 2022 | <ul> <li>Reformatted to the latest Renesas template. All specifications and characteristics remain unchanged.</li> <li>Replaced references to MLF with VFQFPN.</li> <li>Updated Package Outline Drawings section.</li> <li>Updated Marking Diagrams section.</li> <li>Updated Ordering Information table with POD links.</li> </ul> | | | | - | Sep 25, 2018 | Replaced "Trays" with "Tubes" in Ordering Information. | | | | - | Aug 16, 2013 | Correct typo on top-side marking for MLF (commercial temp.) from "L411BKL" to "411BKL". | | | | - | Jun 28, 2012 | Typo in "Differential Input Low Voltage" units; changed "V" to "mV". | | | | - | Mar 22, 2012 | Updated phase jitter table for PCIe Gen3. | | | | - | Oct 18, 2010 | Updated supply voltage min/max ratings. | | | | - | Apr 23, 2010 | Changed input frequency from 33MHz minimum to 15MHz minimum. | | | | - | Jan 8, 2010 | Initial release. | | | <sup>&</sup>quot;B" is the device revision designator (will not correlate to the datasheet revision). Package Code:NLG20P1 20-VFQFPN 4.0 x 4.0 x 0.9 mm Body, 0.5mm Pitch PSC-4170-01, Revision: 02, Date Created: Oct 4, 2022 0.05 Max RECOMMENDED LAND PATTERN (PCB Top View, NSMD Design) #### NOTES: - 1. JEDEC compatible. - 2. All dimensions are in mm and angles are in degrees. - 3. Use ±0.05 mm for the non-toleranced dimensions. - 4. Numbers in ( ) are for references only. # **20-TSSOP Package Outline Drawing** 4.4 mm Body 0.65mm Pitch PGG20D1, PSC-4770-01, Rev 00, Page 1 #### NOTES: 1. ALL DIMENSIONING AND TOLERANCING CONFORM TO ANSI Y14.5M-1982 2. ALL DIMENSION ARE IN MM. # **20-TSSOP Package Outline Drawing** 4.4 mm Body 0.65mm Pitch PGG20D1, PSC-4770-01, Rev 00, Page 2 July 24, 2018 Rev 00 Initial Release #### **IMPORTANT NOTICE AND DISCLAIMER** RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD-PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for developers who are designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only to develop an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third-party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising from your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products. (Disclaimer Rev.1.01 Jan 2024) #### **Corporate Headquarters** TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com #### **Trademarks** Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners. #### **Contact Information** For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit <a href="https://www.renesas.com/contact-us/">www.renesas.com/contact-us/</a>.