# ## CMOS μP-Compatible, 5μs, 8-Bit ADCs #### **General Description** The MAX165/MAX166 are high-speed (5µs) microprocessor (µP)- compatible, 8-bit ADCs with track/hold (T/H). The T/H function allows full-scale signals up to 50kHz (386mV/µs slew rate) to be acquired and digitized accurately. Both ADCs use a successive approximation technique to achieve fast conversions and low power dissipation. The MAX165/MAX166 operate with a +5V supply and an internal or external +1.23V reference, and accept single-ended (MAX165) or differential (MAX166) voltages ranging from 0V to 2VREF. The MAX165/MAX166 are easily interfaced to all popular 8-bit µPs through standard CS and RD control signals. These signals control the start of conversions and data access. A BUSY signal indicates the beginning and end of conversions. Since all the data outputs are latched and three-state buffered, the MAX165/MAX166 can be directly tied to a μP data bus or system input/output port. The MAX165 is a plug-in replacement for the MX7575, with the addition of an internal 1.23V reference. For applications that require a differential analog input and an internal reference, the MAX166 is recommended. #### **Applications** Digital-Signal Processing High-Speed Data Acquisition Telecommunications Audio Systems High-Speed Servo Loops Low-Power Data Loggers ## Pin Configurations # **Features** - 5μs Conversion Time - **Built-In Track/Hold** - ♦ ±1LSB Max Total Unadjusted Error - ♦ 50kHz Signal Bandwidth - Internal 1.23V Bandgap Reference and Buffer - Single +5V Supply Operation - 8-Bit uP Interface - 100ns Data-Access Time - 15mW Typ Power Consumption - Small Footprint Packages - Plug-In Upgrade to the MX7575 (MAX165) #### **Ordering Information** | PART | TEMP. RANGE | PIN-PACKAGE | ERROR<br>(LSB) | |------------|-----------------|----------------|----------------| | MAX165ACPN | 0°C to +70°C | 18 Plastic DIP | ±1/2 | | MAX165BCPN | 0°C to +70°C | 18 Plastic DIP | ±1 | | MAX165ACWN | 0°C to +70°C | 18 Wide SO | ±1/2 | | MAX165BCWN | 0°C to +70°C | 18 Wide SO | ±1 | | MAX165BC/D | 0°C to +70°C | Dice* | ±1 | | MAX165AEPN | -40°C to +85°C | 18 Plastic DIP | ±1/2 | | MAX165BEPN | -40°C to +85°C | 18 Plastic DIP | ±1 | | MAX165AEWN | -40°C to +85°C | 18 Wide SO | ±1/2 | | MAX165BEWN | -40°C to +85°C | 18 Wide SO | ±1 | | MAX165AMJN | -55°C to +125°C | 18 CERDIP** | ±1/2 | | MAX165BMJN | -55°C to +125°C | 18 CERDIP** | ±1 | #### Ordering Information continued on last page. Contact factory for dice specifications \*\*Contact factory for availability processing to MIL-STD-883. #### Functional Diagrams # MAX165/MAX166 # CMOS $\mu$ P-Compatible $5\mu$ s, 8-Bit ADCs #### **ABSOLUTE MAXIMUM RATINGS** | V <sub>DD</sub> to AGND | |---------------------------------------------------------------------| | V <sub>DD</sub> to DGND | | AGND to DGND0.3V, V <sub>DD</sub> +0.3V | | Digital Input Voltage to DGND | | (MAX165 Pins 1, 2)0.3V, V <sub>DD</sub> +0.3V | | (MAX166 Pins 1, 2, 4)0.3V, V <sub>DD</sub> +0.3V | | Digital Output Voltage to DGND | | (MAX165 Pins 4, 6-8, 10-14)0.3V, V <sub>DD</sub> +0.3V | | (MAX166 Pins 5, 7-9, 11-15)0.3V, V <sub>DD</sub> +0.3V | | CLK Input Voltage (MAX165 Pin 5) to DGND0.3V, V <sub>DD</sub> +0.3V | | CLK Input Voltage (MAX166 Pin 6) to DGND0.3V, V <sub>DD</sub> +0.3V | | REFIN, REFOUT to AGND0.3V, V <sub>DD</sub> +0.3V | | MAX165 AIN to AGND0.3V, V <sub>DD</sub> +0.3V | | MAX166 AIN+, AIN- to AGND0.3V, V <sub>DD</sub> +0.3V | | | | Continuous Power Disipation ( $T_A = +70^{\circ}C$ ) | |----------------------------------------------------------| | 18-Pin Plastic DIP (derate 11.11mW/°C above +70°C) 889mW | | 18-Pin Wide SO (derate 9.52mW/°C above +70°C) 762mW | | 18-Pin CERDIP (derate 10.53mW/°C above +70°C) 842mW | | 20-Pin Plastic DIP (derate 11.11mW/°C above +70°C) 889mW | | 20-Pin Wide SO (derate 10.00mW/°C above+70°C) 800mW | | 20-Pin CERDIP (derate 11.11mW/°C above +70°C) 889mW | | Operating Temperature Ranges: | | MAX16C | | MAX16E40°C to +85°C | | MAX16M55°C to +125°C | | Storage Temperature Range65°C to +150°C | | Lead Temperature (soldering, 10 sec) +300°C | | | Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect the device reliability. #### **ELECTRICAL CHARACTERISTICS** (VDD = +5V, REFIN = +1.23V, AGND = DGND = 0V, AIN- = 0V (MAX166), fCLK = 4MHz external, TA = TMIN to TMAX, unless otherwise noted.) | PARAMETER | SYMBOL | | CONDITIONS | | TYP | MAX | UNITS | | |-----------------------------|--------|------------|----------------------------------------|-------|-----|-----------------|--------|--| | ACCURACY | | | | - | | | | | | Resolution | | | | 8 | | | Bits | | | | | | MAX165A | | | ±1 | | | | Total Unadjusted Error | TUE | | MAX165B | | | ±2 | LSB | | | Total Griadjusted Error | IOL | | MAX166A/C | | | ±1 | | | | | | | MAX166B/D | | | ±2 | | | | | | | MAX165A | | | ±1/2 | | | | Relative Accuracy | | | MAX165B | | | ±1 | LSB | | | riolativo riodaracy | | | MAX166A/C | | | ±1/2 | 200 | | | | | | MAX166B/D | | | ±1 | | | | No-Missing-Codes Resolution | | | | 8 | | | Bits | | | Full-Scale Error | | | | | | ±1 | LSB | | | Full-Scale Tempco | | | | | ±5 | | ppm/°C | | | Offset Error (Note 1) | | | | | | ±1/2 | LSB | | | Offset Tempco | | | | | ±5 | | ppm/°C | | | ANALOG INPUT | | | | | | | | | | Voltage Range | | 1LSB = 2 | VREF/256 | 0 | | 2VREF | V | | | Voltage Range AIN+ (MAX166) | | | | AIN- | | V <sub>DD</sub> | ٧ | | | Voltage Range AIN- (MAX166) | | | | 0 | | AIN+ | V | | | DC Input Impedance | | | | 10 | | | МΩ | | | Slew Rate, Tracking | | | | 0.386 | | | V/µs | | | SNR (Note 2) | | VIN = 2.46 | 6V <sub>p-p</sub> at 10kHz (Figure 13) | 45 | | | dB | | ELECTRICAL CHARACTERISTICS (continued) (VDD = +5V, REFIN = +1.23V, AGND = DGND = 0V, AIN- = 0V (MAX166), fCLK = 4MHz external, TA = TMIN to TMAX, unless otherwise noted.) | PARAMETER | SYMBOL | CONDITIONS | | MIN | TYP | MAX | UNITS | | |-----------------------------------------------|-----------------|------------------------------------------------------------------------------------------------------|----------------------|------|------|------------|----------|--| | REFERENCE (Note 2) | | | | | | | | | | REFIN Range (Note 3) | VREF | ±5% variation for sp | 1.16 | 1.23 | 1.29 | V | | | | REFIN Current | IREF | | | | 500 | μА | | | | REFOUT Voltage | REFOUT | T <sub>A</sub> = +25°C | | 1.18 | 1.21 | 1.23 | V | | | REFOUT Load Regulation | | TA = +25°C, IL = 01 | mA to 1.5mA | | | 3 | mV | | | REFOUT Supply Sensitivity | | V <sub>DD</sub> ±5% | | | | ±1.5 | mV | | | included apply community | | | (165AC/AE/BC/BE | | 40 | 70 | | | | 5 '6 | | MAX | (165AM/BM | | 60 | 100 | ppm/°C | | | Temperature Drift | | MAX166AC/AE/BC/BE | | | 40 | 70 | - ppm/ c | | | | | MAX | (166AM/BM | | 60 | 100 | | | | External Capacitive Load<br>Requirement | | | | 4.7 | | | μF | | | LOGIC INPUTS | | | | | | | | | | CS, RD, MODE (MAX166) | | | | | | | | | | Input Low Voltage | VINL | | | | | 0.8 | V | | | nput High Voltage | VINH | | | 2.4 | | | V | | | | lu. | \/ O\/ or \/DD | $T_A = +25^{\circ}C$ | | | ±1 | mA | | | nput Current | IIN | VIN = 0V or VDD | TA = TMIN to TMAX | | | ±10 | MA | | | nput Capacitance (Note 3) | CIN | | | | | 10 | pF | | | CLOCK | | | | | | | | | | nput Low Voltage | VINL | | | | | 0.8 | V | | | Input High Voltage | VINH | | | | | | V | | | | | VIN = 0V | MAX16C/E | | | 700 | μА | | | nput Low Current | INL | VIN = UV | MAX16M | | | 800 | | | | Input High Current | linh | V <sub>IN</sub> = V <sub>DD</sub> | | | | 700<br>800 | μА | | | LOGIC OUTPUTS | | | - | | | | | | | BUSY, D0 to D7 | | | | | | | | | | Output Low Voltage | VoL | ISINK = 1.6mA | | | | 0.4 | V | | | Output High Voltage | VOH | ISOURCE = 40µA | | 4.0 | | | V | | | D0 to D7 | 1 -011 | 1000HOL 19pin | | | | | | | | | | | MAX16C/E | | | ±1 | | | | Floating State Leakage Current | | Vout = 0V to VDD | MAX16M | | | ±10 | mA | | | Floating State Output<br>Capacitance (Note 3) | | | | | | 10 | pF | | | CONVERSION TIME (Note 4) | | | | | | | | | | With External Clock | | fCLK = 4MHz | | | 5 | | μs | | | With Internal Clock | | Using recommended clock components $R_{CLK} = 100k\Omega$ , $C_{CLK} = 100pF$ , $T_A = +25^{\circ}C$ | | 5 | | 15 | μs | | | POWER REQUIREMENTS (Not | e 5) | | | | | | | | | Supply Voltage | V <sub>DD</sub> | ±5% for specified p | performance | | 5 | | V | | | | | | MAX16C/E | | 3 | 6 | ^ | | | Supply Current | IDD | | MAX16M | | 3 | 7 | mA | | | Power Dissipation | | No. | | | 15 | | mW | | | Power-Supply Rejection | | 4.75V < V <sub>DD</sub> < 5.25V | | | | ±1/4 | LSB | | #### TIMING CHARACTERISTICS (Note 6) $(V_{DD} = +5V, REFIN = +1.23V, AGND = DGND = 0V, unless otherwise noted.)$ | | | | TA = +25°C | | TA = TMIN to TMAX | | | | | |-----------------------------|----------------|------------|------------------|-----|-------------------|-----------------|-----|-----|-------| | PARAMETER | SYMBOL | CONDITIONS | CONDITIONS ALL M | | MAX16 | MAX16C/E MAX16M | | 6M | UNITS | | | | | MIN | MAX | MIN | MAX | MIN | MAX | | | CS to RD Setup Time | t <sub>1</sub> | | 0 | | 0 | | 0 | | ns | | RD to BUSY Propagation Time | t <sub>2</sub> | | | 100 | | 100 | | 120 | ns | | Data-Access Time after RD | t3 | (Note 7) | | 100 | | 100 | | 120 | ns | | RD Pulse Width | t4 | | 100 | | 100 | | 120 | | ns | | CS to RD Hold Time | t <sub>5</sub> | | 0 | | 0 | | 0 | | ns | | Data-Access Time after BUSY | t6 | (Note 7) | | 80 | | 80 | | 100 | ns | | Data-Hold Time after RD | t7 | (Note 8) | 10 | 80 | 10 | 80 | 10 | 100 | ns | | BUSY to CS Delay | t8 | | 0 | | 0 | | 0 | | ns | - Note 1: Offset Error is measured with respect to an ideal first code transition which occurs at 1/2LSB. - Note 2: REFOUT is not available for use in MAX166C/MAX166D. These parts must be used with an external reference - Note 3: Guaranteed by design, not tested. - Note 4: Accuracy may degrade at conversion times other than those specified. - Note 5: Power-supply current is measured when MAX165/MAX166 are inactive, i.e. for MAX165 $\overline{CS} = \overline{RD} = \overline{BUSY} = \text{high}$ ; for MAX166 CS = $\overline{RD}$ = $\overline{BUSY}$ = $\overline{MODE}$ = high. - Note 6: Timing Specifications are sample tested at +25°C to ensure compliance. All input control signals are specified with $t_r = t_f = 20$ ns (10% to 90% of +5V) and timed from a 1.6V voltage level. - Note 7: t<sub>3</sub> and t<sub>6</sub> are measured with the load circuits of Figure 1 and defined as the time required for an output to cross 0.8V or 2.4V. - Note 8: t<sub>7</sub> is defined as the time required for the data lines to change 0.5V when loaded with the circuits of Figure 2. - Specifications subject to change without notice. Figure 1. Load Circuits for Data-Access Time Test Figure 2. Load Circuits for Data-Hold Time Test ### Detailed Description **Converter Operation** The MAX165/MAX166 use the successive approximation technique to convert an unknown analog input voltage to an 8-bit digital output code (see Functional Diagrams). The MAX165/MAX166 sample the input voltage on an internal capacitor once at the beginning of the conversion, (see Track/Hold section). The DAC is initially set to half scale, and the comparator determines whether the input signal is larger or smaller than half scale. If the input is larger, the DAC most significant bit (MSB) is kept; if it is smaller, the MSB is dropped. At the end of each comparison phase, the successive approximation register (SAR) stores the results of the previous decisions and determines the next trial bit. This information is loaded into the DAC after each decision. As the conversion proceeds, the analog input is approximated more closely as it is compared to the combined previous DAC bits and a new DAC trial bit. After 8 comparison cycles. the 8 bits stored in the SAR are latched into the output latches. At the end of the conversion, the BUSY signal goes high, and the data in the output latches is ready for μP access. Furthermore, the DAC is reset to half scale in preparation for the next conversion. #### Microprocessor Interface The CS and RD logic inputs are used to initiate conversions and to access data from the devices. The MAX165/ #### **Pin Description** | PIN | | | | |--------|--------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------| | MAX165 | MAX166 | NAME | FUNCTION | | 1 | 1 | CS | CHIP SELECT Input. CS must<br>be low for the device to be<br>selected, or to recognize the<br>RD input. | | 2 | 2 | RD | READ Input. RD must be low to access data. RD is also used to start conversions. See the <i>Digital Interface</i> section. | | 3 | 3 | REFOUT | Output of the internal 1.23V bandgap reference | | | 4 | MODE | MODE (MAX166). Mode = low puts the ADC into asynchronous-conversion mode. MODE has to be tied high for synchronous-conversion mode and ROM interface mode. | | 4 | 5 | BUSY | BUSY Output. BUSY going low indicates the start of a conversion. BUSY going high indicates the end of a conversion. | | 5 | 6 | CLK | External Clock Input/Internal Oscillator Pin for frequency setting RC components. | | 6 | 7 | D7<br>(MSB) | Three-State Data Output, bit 7 (MSB) | MAX166 have two common interface modes that will be referred to as slow-memory interface mode and ROM interface mode. In addition, the MAX166 has an asynchronous conversion mode (MODE pin = low) where continuous conversions are performed. In the slow-memory interface mode, $\overline{CS}$ and $\overline{RD}$ are taken low to start a conversion and remain low until the end of the conversion, at which time data is updated. This mode is designed for $\mu Ps$ that can be forced into a wait state. In ROM interface mode, however, the $\mu P$ is not forced into a wait state. A conversion is started by taking $\overline{CS}$ and $\overline{RD}$ low, and data from the previous conversion is read. At the end of the most recent conversion, the $\mu P$ executes a READ instruction and starts another conversion. #### **Slow-Memory Interface Mode** Figure 3 shows the timing diagram for slow-memory interface mode. This mode is used with $\mu Ps$ that have a wait state capability of at least $5\mu s$ (such as the 8085A), where a READ instruction is extended to accommodate slow-memory devices. A conversion is started by ex- | PIN | | NAME | FUNCTION | |--------|--------|-----------------|----------------------------------------------------------------------------| | MAX165 | MAX166 | NAME | FUNCTION | | 7 | 8 | D6 | Three-State Data Output, bit 6 | | 8 | 9 | D5 | Three-State Data Output, bit 5 | | 9 | 10 | DGND | Digital Ground | | 10 | 11 | D4 | Three-State Data Output, bit 4 | | 11 | 12 | D3 | Three-State Data Output, bit 3 | | 12 | 13 | D2 | Three-State Data Output, bit 2 | | 13 | 14 | D1 | Three-State Data Output, bit 1 | | 14 | 15 | D0<br>(LSB) | Three-State, Data Output, bit 0 (LSB) | | 15 | 16 | AGND | Analog Ground | | 16 | | AIN | Analog Input – (single-ended with respect to AGND) 0V to 2VREF input range | | | 17 | AIN- | Negative Analog Input – dif-<br>ferential (MAX166) | | | 18 . | AIN+ | Positive Analog Input – dif-<br>ferential (MAX166) | | 17 | 19 | REFIN | Reference Input +1.23V nominal | | 18 | 20 | V <sub>DD</sub> | Power-Supply Voltage +5V nominal | ecuting a memory READ to the device (taking $\overline{CS}$ and $\overline{RD}$ low). The $\overline{BUSY}$ signal (which is connected to the $\mu P$ READY input) then goes low and forces the $\mu P$ into a wait state. The T/H, which has been tracking the analog input signal, holds the signal on the third falling clock edge after $\overline{RD}$ goes low (Figure 12). At the end of the conversion, $\overline{BUSY}$ returns high, the output latches, and buffers are updated with the new conversion results. The $\mu P$ then completes the memory READ by acquiring this new data. Figure 3. Slow-Memory Interface Mode Timing Diagram The MAX165/MAX166's fast conversion time ensures that the $\mu P$ is not forced into a wait state for too long. Faster versions of many $\mu Ps$ , including the 8085A-2, test the status of the READY input right after the start of an instruction cycle. Therefore, for the MAX165/MAX166 to effectively place the $\mu P$ in a wait state, their BUSY output should go low very early in the cycle. When using the 8085A-2, the earliest possible indication of an upcoming READ operation is provided by the S0 status signal. Thus, S0 (which is low for a READ cycle) should be connected to the RD input of the MAX165/MAX166. Figure 4 shows the connection diagram for the 8085A-2 to the MAX165/MAX166 in slow-memory interface mode. #### **ROM Interface Mode** Figure 5 shows the timing diagram for ROM interface mode. In this mode, the $\mu P$ does not need to be placed in a wait state. A conversion is started with a READ instruction (RD and CS go low), and old data is accessed. The BUSY signal then goes low to indicate the start of a conversion. As before, the T/H acquires the signal on the third falling clock edge after RD goes low. At the end of conversion (BUSY going high), another READ instruction always accesses the new data and normally starts a second conversion. However, if RD and CS go low within one external clock period of BUSY going high, the second AB-A15 8085A-2 ADDRESS DECODE DECOD Figure 4. MAX165/MAX166 to 8085A-2 Slow-Memory Interface Figure 5. ROM Interface Timing Diagram conver<u>sion</u> is <u>not</u> started. For correct operation in this mode, RD and CS should not go low before BUSY returns high. Figures 6 and 7 show the connection diagrams for interfacing the MAX165/MAX166 in ROM interface mode. Figure 6 shows the connection diagram to the 6502/6809 $\mu Ps$ , and Figure 7 shows interfacing to the Z-80. Due to their fast interface timing, the MAX165/MAX166 will interface to the TMS32010 running at up to 18MHz. Figure 8 shows the connection diagram to the TMS32010. In this interface, the MAX165/MAX166 are mapped as a port address. A conversion is initiated by using an IN A and a PA instruction, and the conversion result is placed in the TMS32010 accumulator. #### Asynchronous Conversion Mode (MAX166) Tying the MODE pin low places the MAX166 into a continuous-conversion mode. The RD and $\overline{CS}$ inputs are only used for reading data from the converter. Figure 9 shows the timing diagram for this mode of operation, and Figure 10 shows the connection diagram of the converter to the 8085A. In this mode, the MAX166 appears like a ROM to the $\mu P$ , in that data can be accessed independently of the clock. The output latches are normally Figure 6. MAX165/MAX166 to 6502/6809 ROM Interface Figure 7. MAX165/MAX166 to Z-80 ROM Interface updated on the rising edge of BUSY. But, if CS and $\overline{RD}$ are low when $\overline{BUSY}$ goes high, the data latches are not updated until one of these inputs returns high. Additionally, the MAX166 stops converting and $\overline{BUSY}$ stays high until $\overline{RD}$ or $\overline{CS}$ goes high. This mode of operation allows a simple $\mu P$ interface. #### Microprocessor Interface For Signal Acquisition Many applications require sampling of the input signal at equal intervals to minimize errors caused by sampling uncertainty or jitter. To achieve this with the previously discussed interfaces, the user must match software delays or count the number of elapsed clock cycles. This becomes difficult in interrupt driven systems where the uncertainty in interrupt servicing delays is another complicating factor. The solution is to use a real-time clock to control the start of a conversion. This should be synchronous with the clock input to the ADC (both should be derived from the same source) because the sampling instants occur three clock cycles after $\overline{CS}$ and $\overline{RD}$ go low. Therefore, the sampling instants occur at exactly equal intervals if the conversions are started at equal intervals. In this scheme, the output data is fed into a FIFO latch, which allows the $\mu P$ to access data at its own rate. This guarantees that data is not read from the ADC in the middle of a conversion. If data is read from the ADC during a conversion, the conversion in progress may be disturbed, but the accessed data that belonged to the previous conversion will be correct. The T/H starts holding the input on the third falling edge of the clock after CS and RD go low. If CS and RD go low within 20ns of a falling clock edge, the ADC may or may not consider this falling edge as the first of the three edges that determine the sampling instant. Therefore, the CS and RD should not be allowed to go low within this period when sampling accuracy is required. #### Track/Hold The T/H consists of a sampling capacitor and a switch to capture the input signal. The simplified diagram of this block is shown in Figure 11. At the beginning of the conversion, switch S1 is closed, and the input signal is tracked. The input signal is held (switch S1 opens) on the third falling edge of clock after $\overline{\text{CS}}$ and $\overline{\text{RD}}$ go low (Figure 12). This allows a minimum of two clock cycles for the input capacitor to be charged to the input voltage through the switch resistance. The time required for the hold capacitor to settle to $\pm 1/4 \text{LSB}$ is typically 7ns. Therefore, the input signal is allowed ample time to settle before it is acquired by the T/H. When a conversion ends, switch S1 closes, and the input signal is tracked. Figure 8. MAX165/MAX166 to TMS32010 ROM Interface Figure 9. MAX166 Asynchronous-Conversion Mode Timing Diagram Figure 10. MAX166 to 8085A Asynchronous-Conversion Mode Interface The T/H can acquire signals with slew rates of up to $386\text{mV/\mu s}$ (or equivalently a 50kHz sine wave with $2.46\text{V}_{p-p}$ amplitude). Figure 13 shows the signal-to-noise ratio (SNR) versus input frequency for the ADC. The SNR plot is generated at a sampling rate of 200kHz using sinusoidal inputs with a $2.46\text{V}_{p-p}$ amplitude. The reconstructed sine wave is passed through a 50kHz, 8th-order Chebyshev filter. The improvement in SNR at high frequencies is due to the filter cutoff. The switching nature of the analog input results in transient currents that charge the T/H's input capacitance. Keep the driving source impedance low (below $2k\Omega$ ) so the T/H's settling characteristics are not degraded. A low driving impedance also minimizes undesirable noise pick-up and reduces DC errors caused by transient currents at the analog input. As with any ADC, it is important to keep external noise sources to a minimum during a conversion. Keep the data bus as quiet as possible during a conversion, especially when the T/H is making a transition to hold mode. Device accuracy may degrade slightly when conversion times are significantly longer than $5\mu s$ , as shown in Figure 14. This degradation is due to the charge that is lost from the hold capacacitor in the presence of small on-chip leakage currents. ## Differential Input (MAX166) The MAX166 converts differential inputs [(AIN+)-(AIN-)] in the 0V to 2VREF range. This can be especially useful in single-supply applications where the output swing requirements on the input amplifier are reduced. For example, if AIN- is tied to the reference output of the MAX166, the voltage swing on AIN+ must fall in the 1.23V to 3.69V range. Furthermore, the differential capability allows the converter to reject low-frequency commonmode signals. The voltage at AIN+ is sampled at the beginning of the conversion and is referenced to AIN- during the conversion. Therefore, it is essential that the voltage on AIN- be relatively constant with respect to AGND during the conversion, otherwise conversion errors will result. If the AIN-input changes by a small voltage during the conversion, Figure 11. MAX165/MAX166 Equivalent Input Circuit the conversion result can show an error in the same amount. For example, if the input has a 60Hz common-mode component of 0.5V with respect to AGND, an error of less than 0.1LSB is incurred during the 5µs conversion. Conversion errors increase with higher frequency or higher amplitude common-mode signals. #### Reference Input This ADC's high speed can be partially attributed to its DAC's "inverted-voltage output" topography. This topography provides low offset and gain errors and fast settling times. The input current to the DAC, however, is not constant. During a conversion, as different DAC codes are tried, the DAC's DC impedance can vary between $6k\Omega$ and $18k\Omega$ . Furthermore, when the DAC codes change, small amounts of transient current are drawn from the reference input. These characteristics require a low DC and AC driving impedance for the reference circuitry to minimize conversion errors. Figure 15 shows the external reference circuitry recommended for driving the reference input of the MAX165/MAX166. The decoupling capacitors are necessary to provide a low AC source impedance. Figure 12. MAX165/MAX166 T/H Timing Diagrams (Slow-Memory Interface Mode) Figure 13. MAX165/MAX166 SNR vs. Input Frequency Figure 14. MAX165A/MAX166A Accuracy vs. Conversion Time Figure 15. External Reference Circuit #### Internal Reference The MAX165/MAX166 have an internal 1.23V bandgap reference and buffer suitable for driving the reference input of the ADC. As discussed before, the reference input requires a low DC and AC driving impedance. The reference buffer requires a $4.7\mu F$ low-ESR capacitor (tantalum or aluminum with additional $0.1\mu F$ ceramic) for compensation and to achieve low-AC impedance. If this capacitor is omitted, oscillations can occur on the REFOUT pin. If the user opts for an external reference, the REFOUT pin can be tied to $V_{DD}$ to disable the internal reference. #### Internal/External Clock The MAX165/MAX166 can be run either with an externally applied clock or with their internal clock. In either case, the signal appearing at the clock pin is internally divided by two to provide an internal clock signal that is relatively insensitive to the input clock duty cycle. Therefore, a single conversion takes 20 input clock cycles, which corresponds to 10 internal clock cycles. #### Internal Clock The internal oscillator frequency is set by an external capacitor, $C_{CLK}$ , and an external resistor, $R_{CLK}$ , which are connected as shown in Figure 16a. During a conversion, a sawtooth waveform is generated on the CLK pin by charging $C_{CLK}$ through $R_{CLK}$ and discharging it through an internal switch. At the end of a conversion, the internal oscillator is shut down by clamping the CLK pin to $V_{DD}$ through an internal switch. The circuit for the internal oscillator can be easily overdriven with an external clock source. The internal oscillator provides a convenient clock source for the MAX165/MAX166. Typical conversion times versus temperature for the recommended $R_{\rm CLK}$ and $C_{\rm CLK}$ combination are shown in Figure 17. Due to process variations, the oscillation frequency for this $R_{\rm CLK}$ , $C_{\rm CLK}$ combination may vary by as much as $\pm 50\%$ from the nominal value shown in Figure 17. Therefore, an external clock should be used in the following situations: - Applications which require the conversion time to be within 50% of the minimum conversion time for the specified accuracy (5μs). - Applications in which time-related software constraints cannot accommodate conversion time differences, which may occur from unit to unit or over temperature for a given device. #### **External Clock** The CLK input of the MAX165/MAX166 may be driven directly by a 74HC or 4000B series buffer (e.g., 4049) or an LS TTL with a $5.6k\Omega$ pullup resistor. At the end of a conversion, the device ignores the clock input and disables its internal clock signal. Therefore, the external clock may continue to run between conversions without being disabled. The duty cycle ratio of the external clock +5V 47µF 0.1µF RCLK 100k,1% VDD 0V to +2 46V AIN CLK MAX BUSY REFOUT CCLK 100pF,2% MIXIM CS MAX165 +1.23V **MAX166** RD REFIN CONTROL MODE\*\* $0.1 \mu F$ **INPUTS** AGND D7-D0 DATA OUT 9 AIN = ANALOG INPUT REFERRED TO AGND (MAX165) AIN = AIN+ REFERENCED TO AIN- (MAX166) \*\* MAX166 ONLY Figure 16a. MAX165/MAX166 Unipolar Configuration (Internal Reference) Figure 16b. MAX166 Unipolar Configuration may vary from 70/30 to 30/70. As discussed previously, in order to maintain accuracy, clock rates significantly lower than the data sheet limits (4MHz) should not be used. # Applications Information Unipolar Operation Figures 16a and 16b show the analog circuit connections and nominal transfer characteristics (Figure 16c) for unipolar operation. Since the offset and full-scale errors of the MAX165/MAX166 are very small, it is not necessary to null these errors in most cases. If calibration is required, make adjustments as follows: Figure 16c. Nominal Transfer Characteristic for Unipolar Operation Figure 17. Typical Conversion Times vs. Temperature Using Internal Clock Figure 18a. MAX165/MAX166 Bipolar Configuration (Internal Reference) #### Offset Adjustment The offset error can be easily adjusted using an op amp, as shown in Figure 18a. The op amp should have a common-mode input range that includes 0V. The opamp input is initially set to +4.8mV (+1/2LSB), while its offset is varied until the ADC output code flickers between 0000 0000 and 0000 0001. #### Full-Scale Adjustment The full-scale adjustment is made by forcing the analog input, AIN, to +2.445V (FS - 3/2LSB). The reference input voltage is then varied until the ADC output code flickers between 1111 1110 and 1111 1111. #### **Bipolar Operation** Figure 18a shows an example of the circuit connections for bipolar operation and its nominal transfer characteristics (Figure 18B). The output code provided by the MAX165/MAX166 is offset binary. The analog input range for this circuit is $\pm 2.46 V$ (1LSB =19.22mV), even though the voltage appearing at the AIN pin is in the 0V to +2.46 V range. In most cases, the MAX165/MAX166's accuracy is high enough that calibration will not be neccesary. If calibration is not needed, resistors R1 through R7 should have a 0.1% tolerance, with R4 and R5 replaced by one $10 k\Omega$ resistor, and R2 and R3 with one $1 k\Omega$ resistor. If calibration is required, make adjustments as follows: Figure 18b. Nominal Transfer Characteristic for Bipolar Operation #### Offset Adjustment Adjust the offset error by applying an analog input voltage of +2.43V (+FS - 3/2LSB). Resistor R5 is then adjusted until the output code flickers between 1111 1110 and 1111 1111. #### Full-Scale Adjustment The full-scale errors are nulled by applying an analog input voltage of -2.45V (-FS + 1/2LSB). Resistor R3 is then adjusted until the output code flickers between 0000 0000 and 0000 0001. #### Noise To minimize noise coupling, keep both the input signal lead to AIN and the signal return lead from AGND as short as possible. If this is not possible, a shielded cable or a twisted pair transmission line is recommended. Additionally, potential differences between the ADC ground and the signal source ground should be minimized since these voltage differences appear as errors super-imposed on the input signal. In order to minimize system noise pickup, the driving source resistance should be kept below $2k\Omega$ . #### **Proper Layout** For PC board layouts, take care to keep digital lines well separated from any analog lines. A single-point, analog ground, which is separate from the digital system ground, should be established near the MAX165/MAX166. Connect this analog ground point to the digital system ground through a single-track connection only. Any supply or reference bypass capacitors, analog input filter capacitors, or input signal shielding should be returned to the analog ground point. #### Functional Diagrams (continued) #### **Ordering Information (continued)** | PART | TEMP. RANGE | PIN-PACKAGE | ERROR<br>(LSB) | |------------|-----------------|----------------|----------------| | MAX166ACPP | 0°C to +70°C | 20 Plastic DIP | ±1/2 | | MAX166BCPP | 0°C to +70°C | 20 Plastic DIP | ±1 | | MAX166CCPP | 0°C to +70°C | 20 Plastic DIP | ±1/2 | | MAX166DCPP | 0°C to +70°C | 20 Plastic DIP | ±1 | | MAX166ACWP | 0°C to +70°C | 20 Wide SO | ±1/2 | | MAX166BCWP | 0°C to +70°C | 20 Wide SO | ±1 | | MAX166CCWP | 0°C to +70°C | 20 Wide SO | ±1/2 | | MAX166DCWP | 0°C to +70°C | 20 Wide SO | ±1 | | MAX166BC/D | 0°C to +70°C | Dice* | ±1 | | MAX166DC/D | 0°C to +70°C | Dice* | ±1 | | MAX166AEPP | -40°C to +85°C | 20 Plastic DIP | ±1/2 | | MAX166BEPP | -40°C to +85°C | 20 Plastic DIP | ±1 | | MAX166CEPP | -40°C to +85°C | 20 Plastic DIP | ±1/2 | | MAX166DEPP | -40°C to +85°C | 20 Plastic DIP | ±1 | | MAX166AEWP | -40°C to +85°C | 20 Wide SO | ±1/2 | | MAX166BEWP | -40°C to +85°C | 20 Wide SO | ±1 | | MAX166CEWP | -40°C to +85°C | 20 Wide SO | ±1/2 | | MAX166DEWP | -40°C to +85°C | 20 Wide SO | ±1 | | MAX166AMJP | -55°C to +125°C | 20 CERDIP** | ±1/2 | | MAX166BMJP | -55°C to +125°C | 20 CERDIP** | ±1 | | MAX166CMJP | -55°C to +125°C | 20 CERDIP** | ±1/2 | | MAX166DMJP | -55°C to +125°C | 20 CERDIP** | ±1 | | | | | | ## Chip Topographies \*The two AGND pads must both be used (bonded together). Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely emobdied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time. <sup>\*</sup> Contact factory for dice specifications. \*\*Contact factory for availability processing to MIL-STD-883.