# Analog Multiplexers / Demultiplexers with LSTTL Compatible Inputs

High-Performance Silicon-Gate CMOS

# MC74HCT4051A, MC74HCT4052A, MC74HCT4053A

The MC74HCT4051A, MC74HCT4052A and MC74HCT4053A utilize silicon–gate CMOS technology to achieve fast propagation delays, low ON resistances, and low OFF leakage currents. These analog multiplexers/demultiplexers control analog voltages that may vary across the complete power supply range (from  $V_{CC}$  to  $V_{EE}$ ).

The HCT4051A, HCT4052A and HCT4053A are identical in pinout to the metal-gate MC14051AB, MC14052AB and MC14053AB. The Channel-Select inputs determine which one of the Analog Inputs/Outputs is to be connected, by means of an analog switch, to the Common Output/Input. When the Enable pin is HIGH, all analog switches are turned off.

The Channel–Select and Enable inputs are compatible with standard CMOS and LSTTL outputs.

These devices have been designed so that the ON resistance  $(R_{on})$  is more linear over input voltage than  $R_{on}$  of metal–gate CMOS analog switches.

For a multiplexer/demultiplexer with injection current protection, see HC4851A and HCT4851A.

# Features

- Fast Switching and Propagation Speeds
- Low Crosstalk Between Switches
- Diode Protection on All Inputs/Outputs
- Analog Power Supply Range  $(V_{CC} V_{EE}) = 2.0$  to 12.0 V
- Digital (Control) Power Supply Range ( $V_{CC} GND$ ) = 2.0 to 6.0 V
- Improved Linearity and Lower ON Resistance Than Metal–Gate Counterparts
- Low Noise
- In Compliance with the Requirements of JEDEC Standard No. 7 A
- Chip Complexity: HCT4051A 184 FETs or 46 Equivalent Gates HCT4052A – 168 FETs or 42 Equivalent Gates HCT4053A – 156 FETs or 39 Equivalent Gates
- NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable
- These Devices are Pb-Free and are RoHS Compliant



# **ON Semiconductor®**

www.onsemi.com



(Note: Microdot may be in either location)

### **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 13 of this data sheet.



Figure 1. Logic Diagram – MC74HCT4051A Single-Pole, 8-Position Plus Common Off

#### **Control Inputs** Select Enable **ON Channels** С в Α L L X0 L L L L Е Н X1 L L Н L X2 L L ΧЗ н н L н L X4 1 L Н L Н X5 L X6 н н L X7 L Н н н Н Х Х NONE Х X = Don't Care В С X2 X1 X0 Х3 А V<sub>CC</sub> 16 15 14 13 12 11 10 9 2 4 1 3 5 6 7 8 X4 X6 X7 GND Х X5 Enable V<sub>EE</sub> Figure 2. Pinout: MC74HCT4051A

(Top View)

### FUNCTION TABLE - MC74HCT4052A

| Contr  | ol Input |           |       |        |
|--------|----------|-----------|-------|--------|
| Enable | Sel<br>B | lect<br>A | ON Ch | annels |
| L      | L        | L         | Y0    | X0     |
| L      | L        | н         | Y1    | X1     |
| L      | н        | L         | Y2    | X2     |
| L      | н        | н         | Y3    | X3     |
| Н      | Х        | Х         | NO    | NE     |





#### Figure 4. Pinout: MC74HCT4052A (Top View)



Figure 3. Logic Diagram – MC74HCT4052A Double-Pole, 4-Position Plus Common Off

#### FUNCTION TABLE - MC74HCT4051A



NOTE: This device allows independent control of each switch. Channel–Select Input A controls the X–Switch, Input B controls the Y–Switch and Input C controls the Z–Switch

Figure 5. Logic Diagram – MC74HCT4053A Triple Single-Pole, Double-Position Plus Common Off

### FUNCTION TABLE - MC74HCT4053A

| Control Inputs         |   |   |    |         |      |    |
|------------------------|---|---|----|---------|------|----|
| Select<br>Enable C B A |   |   | ON | I Chann | els  |    |
| L                      | L | L | L  | Z0      | Y0   | X0 |
| L                      | L | L | Н  | Z0      | Y0   | X1 |
| L                      | L | Н | L  | Z0      | Y1   | X0 |
| L                      | L | Н | Н  | Z0      | Y1   | X1 |
| L                      | н | L | L  | Z1      | Y0   | X0 |
| L                      | н | L | Н  | Z1      | Y0   | X1 |
| L                      | н | Н | L  | Z1      | Y1   | X0 |
| L                      | н | Н | Н  | Z1      | Y1   | X1 |
| Н                      | X | Х | Х  |         | NONE |    |

X = Don't Care



Figure 6. Pinout: MC74HCT4053A (Top View)

#### MAXIMUM RATINGS

| Symbol           | Parameter                                                                          | Value                                             | Unit |
|------------------|------------------------------------------------------------------------------------|---------------------------------------------------|------|
| V <sub>CC</sub>  | Positive DC Supply Voltage (Referenced to GND)<br>(Referenced to V <sub>EE</sub> ) | -0.5 to +7.0<br>-0.5 to +14.0                     | V    |
| V <sub>EE</sub>  | Negative DC Supply Voltage (Referenced to GND)                                     | -7.0 to +5.0                                      | V    |
| V <sub>IS</sub>  | Analog Input Voltage                                                               | V <sub>EE</sub> – 0.5 to<br>V <sub>CC</sub> + 0.5 | V    |
| V <sub>in</sub>  | Digital Input Voltage (Referenced to GND)                                          | -0.5 to V <sub>CC</sub> + 0.5                     | V    |
| I                | DC Current, Into or Out of Any Pin                                                 | ±25                                               | mA   |
| PD               | Power Dissipation in Still Air, SOIC Package†<br>TSSOP Package†                    | 500<br>450                                        | mW   |
| T <sub>stg</sub> | Storage Temperature Range                                                          | -65 to +150                                       | °C   |

This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high-impedance circuit. For proper operation,  $V_{in}$  and  $V_{out}$  should be constrained to the range GND  $\leq (V_{in} \text{ or } V_{out}) \leq V_{CC}$ .

Unused inputs must always be tied to an appropriate logic voltage level (e.g., either GND or  $V_{CC}$ ). Unused outputs must be left open.

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

†Derating – SOIC Package: – 7 mW/°C from 65°C to 125°C TSSOP Package: – 6.1 mW/°C from 65°C to 125°C

| Symbol                          | Parameter                                                 |                                                                              | Min              | Max                       | Unit |
|---------------------------------|-----------------------------------------------------------|------------------------------------------------------------------------------|------------------|---------------------------|------|
| V <sub>CC</sub>                 | 11,5 0 (                                                  | erenced to GND)<br>ferenced to V <sub>EE</sub> )                             | 2.0<br>2.0       | 6.0<br>12.0               | V    |
| $V_{EE}$                        | Negative DC Supply Voltage, Output GND)                   | -6.0                                                                         | GND              | V                         |      |
| VIS                             | Analog Input Voltage                                      | V <sub>EE</sub>                                                              | V <sub>CC</sub>  | V                         |      |
| V <sub>in</sub>                 | Digital Input Voltage (Referenced to                      | GND)                                                                         | GND              | V <sub>CC</sub>           | V    |
| V <sub>IO</sub> *               | Static or Dynamic Voltage Across Sv                       | vitch                                                                        |                  | 1.2                       | V    |
| T <sub>A</sub>                  | Operating Temperature Range, All P                        | ackage Types                                                                 | -55              | +125                      | °C   |
| t <sub>r</sub> , t <sub>f</sub> | Input Rise/Fall Time<br>(Channel Select or Enable Inputs) | $V_{CC} = 2.0 V$<br>$V_{CC} = 3.0 V$<br>$V_{CC} = 4.5 V$<br>$V_{CC} = 6.0 V$ | 0<br>0<br>0<br>0 | 1000<br>600<br>500<br>400 | ns   |

#### **RECOMMENDED OPERATING CONDITIONS**

\*For voltage drops across switch greater than 1.2 V (switch on), excessive V<sub>CC</sub> current may be drawn; i.e., the current out of the switch may contain both V<sub>CC</sub> and switch input components. The reliability of the device will be unaffected unless the Maximum Ratings are exceeded.

# **DC CHARACTERISTICS – Digital Section** (Voltages Referenced to GND) $V_{EE}$ = GND, Except Where Noted

|                 |                                                                      |                                                | v <sub>cc</sub> | Guara       | nteed Lim     | nit      |      |
|-----------------|----------------------------------------------------------------------|------------------------------------------------|-----------------|-------------|---------------|----------|------|
| Symbol          | Parameter                                                            | Condition                                      | v               | –55 to 25°C | ≤ <b>85°C</b> | ≤125°C   | Unit |
| V <sub>IH</sub> | Minimum High-Level Input Voltage,<br>Channel-Select or Enable Inputs | R <sub>on</sub> = Per Spec                     | 4.5 to<br>5.5   | 2.0         | 2.0           | 2.0      | V    |
| V <sub>IL</sub> | Maximum Low-Level Input Voltage,<br>Channel-Select or Enable Inputs  | R <sub>on</sub> = Per Spec                     | 4.5 to<br>5.5   | 0.8         | 0.8           | 0.8      | V    |
| l <sub>in</sub> | Maximum Input Leakage Current,<br>Channel-Select or Enable Inputs    | $V_{in} = V_{CC}$ or GND,<br>$V_{EE} = -6.0 V$ | 6.0             | ±0.1        | ±1.0          | ±1.0     | μΑ   |
| I <sub>CC</sub> | Maximum Quiescent Supply<br>Current (per Package)                    |                                                |                 | 1<br>4      | 10<br>40      | 20<br>80 | μΑ   |

#### **DC CHARACTERISTICS – Analog Section**

|                  |                                                                                          |                                                                                                                                                                                                    |                   |                      | Guara             | nteed Lim         | nit               |      |
|------------------|------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|----------------------|-------------------|-------------------|-------------------|------|
| Symbol           | Parameter                                                                                | Condition                                                                                                                                                                                          | $v_{cc}$          | $V_{\text{EE}}$      | –55 to 25°C       | ≤ <b>85°C</b>     | ≤125°C            | Unit |
| R <sub>on</sub>  | Maximum "ON" Resistance                                                                  |                                                                                                                                                                                                    | 4.5<br>4.5<br>6.0 | 0.0<br>-4.5<br>-6.0  | 190<br>120<br>100 | 240<br>150<br>125 | 280<br>170<br>140 | Ω    |
|                  |                                                                                          | $\label{eq:Vin} \begin{array}{l} V_{in} = V_{IL} \text{ or } V_{IH}; \ V_{IS} = V_{CC} \text{ or} \\ V_{EE} \ (\text{Endpoints}); \ I_S \leq 2.0 \ \text{mA} \\ (\text{Figures 7, 8}) \end{array}$ | 4.5<br>4.5<br>6.0 | 0.0<br>-4.5<br>-6.0  | 150<br>100<br>80  | 190<br>125<br>100 | 230<br>140<br>115 |      |
| $\Delta R_{on}$  | Maximum Difference in "ON"<br>Resistance Between Any Two<br>Channels in the Same Package |                                                                                                                                                                                                    | 4.5<br>4.5<br>6.0 | 0.0<br>-4.5<br>-6.0  | 30<br>12<br>10    | 35<br>15<br>12    | 40<br>18<br>14    | Ω    |
| I <sub>off</sub> | Maximum Off-Channel Leakage<br>Current, Any One Channel                                  |                                                                                                                                                                                                    | 5.0               | -5.0                 | 0.1               | 0.5               | 1.0               | μΑ   |
|                  | Maximum Off-ChannelHCT4051ALeakage Current,HCT4052ACommon ChannelHCT4053A                |                                                                                                                                                                                                    | 5.0<br>5.0<br>5.0 | -5.0<br>-5.0<br>-5.0 | 0.2<br>0.1<br>0.1 | 2.0<br>1.0<br>1.0 | 4.0<br>2.0<br>2.0 |      |
| I <sub>on</sub>  | Maximum On-Channel HCT4051A<br>Leakage Current, HCT4052A<br>Channel-to-Channel HCT4053A  | $V_{in} = V_{IL} \text{ or } V_{IH};$<br>Switch-to-Switch =<br>$V_{CC} - V_{EE};$ (Figure 11)                                                                                                      | 5.0<br>5.0<br>5.0 | -5.0<br>-5.0<br>-5.0 | 0.2<br>0.1<br>0.1 | 2.0<br>1.0<br>1.0 | 4.0<br>2.0<br>2.0 | μΑ   |

#### **Guaranteed Limit** Vcc V –55 to 25°C ≤**85°C** ≤125°C Unit Symbol Parameter t<sub>PLH</sub>, Maximum Propagation Delay, Channel-Select to Analog Output 2.0 270 320 350 ns t<sub>PHL</sub> (Figure 15) 3.0 125 90 110 4.5 59 85 79 6.0 45 65 75 Maximum Propagation Delay, Analog Input to Analog Output t<sub>PLH</sub>, 2.0 40 60 70 ns (Figure 16) 3.0 25 30 32 t<sub>PHL</sub> 4.5 15 18 12 6.0 13 10 15 t<sub>PLZ</sub>, Maximum Propagation Delay, Enable to Analog Output 2.0 160 200 220 ns (Figure 17) 3.0 70 95 110 $t_{\text{PHZ}}$ 48 63 76 4.5 6.0 39 55 63 Maximum Propagation Delay, Enable to Analog Output 2.0 245 315 345 ns t<sub>PZL</sub>, (Figure 17) 3.0 115 145 155 t<sub>PZH</sub> 83 4.5 69 49 6.0 39 58 67 pF Cin Maximum Input Capacitance, Channel-Select or Enable Inputs 10 10 10 CI/O Maximum Capacitance Analog I/O 35 35 35 pF (All Switches Off) Common O/I: HCT4051A 130 130 130 HCT4052A 80 80 80 HCT4053A 50 50 50 1.0 1.0 1.0 Feed-through

#### **AC CHARACTERISTICS** ( $C_L = 50 \text{ pF}$ , Input $t_r = t_f = 6 \text{ ns}$ )

|                 |                                            |                                  | Typical @ 25°C, $V_{CC}$ = 5.0 V, $V_{EE}$ = 0 V |    |
|-----------------|--------------------------------------------|----------------------------------|--------------------------------------------------|----|
| C <sub>PD</sub> | Power Dissipation Capacitance (Figure 19)* | HCT4051A<br>HCT4052A<br>HCT4053A | 45<br>80<br>45                                   | pF |

\*Used to determine the no-load dynamic power consumption:  $P_D = C_{PD} V_{CC}^2 f + I_{CC} V_{CC}$ .

# ADDITIONAL APPLICATION CHARACTERISTICS (GND = 0 V)

|        |                                                                                        |                                                                                                                                                                                                                                                      | Vcc                  | V <sub>EE</sub>         | Limit*<br>25°C        |                       |                          |                  |
|--------|----------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|-------------------------|-----------------------|-----------------------|--------------------------|------------------|
| Symbol | Parameter                                                                              | Condition                                                                                                                                                                                                                                            | v                    | V                       |                       |                       |                          | Unit             |
| BW     | Maximum On–Channel Bandwidth<br>or Minimum Frequency Response<br>(Figure 12)           | $ \begin{array}{l} f_{in} = 1 \ MHz \ Sine \ Wave; \ Adjust \ f_{in} \ Voltage \\ to \ Obtain \ 0 \ dBm \ at \ V_{OS}; \ Increase \ f_{in} \\ Frequency \ Until \ dB \ Meter \ Reads \ -3 \ dB; \\ R_L = 50 \ \Omega, \ C_L = 10 \ pF \end{array} $  | 2.25<br>4.50<br>6.00 | -2.25<br>-4.50<br>-6.00 | '51<br>80<br>80<br>80 | '52<br>95<br>95<br>95 | '53<br>120<br>120<br>120 | MHz              |
| -      | Off-Channel Feed-through<br>Isolation (Figure 13)                                      | $ \begin{array}{l} f_{in} = \text{Sine Wave; Adjust } f_{in} \text{ Voltage to} \\ \text{Obtain 0 dBm at } V_{IS} \\ f_{in} = 10 \text{ kHz, } R_L = 600 \ \Omega, \ C_L = 50 \text{ pF} \end{array} $                                               | 2.25<br>4.50<br>6.00 | -2.25<br>-4.50<br>-6.00 |                       | -50<br>-50<br>-50     | L                        | dB               |
|        |                                                                                        | f <sub>in</sub> = 1.0 MHz, R <sub>L</sub> = 50 Ω, C <sub>L</sub> = 10 pF                                                                                                                                                                             | 2.25<br>4.50<br>6.00 | -2.25<br>-4.50<br>-6.00 |                       | -40<br>-40<br>-40     |                          |                  |
| -      | Feedthrough Noise.<br>Channel-Select Input to Common<br>I/O (Figure 14)                | $ \begin{array}{l} V_{in} \leq 1 \mbox{ MHz Square Wave } (t_r = t_f = 6 \mbox{ ns}); \\ \mbox{Adjust } R_L \mbox{ at Setup so that } I_S = 0 \mbox{ A}; \\ \mbox{Enable = GND} \qquad R_L = 600 \ \Omega, \ C_L = 50 \mbox{ pF} \end{array} $       | 2.25<br>4.50<br>6.00 | -2.25<br>-4.50<br>-6.00 |                       | 25<br>105<br>135      |                          | mV <sub>PP</sub> |
|        |                                                                                        | R <sub>L</sub> = 10 kΩ, C <sub>L</sub> = 10 pF                                                                                                                                                                                                       | 2.25<br>4.50<br>6.00 | -2.25<br>-4.50<br>-6.00 |                       | 35<br>145<br>190      |                          |                  |
| -      | Crosstalk Between Any Two<br>Switches (Figure 18)<br>(Test does not apply to HCT4051A) | $ \begin{array}{l} f_{in} = \text{Sine Wave; Adjust } f_{in} \text{ Voltage to} \\ \text{Obtain 0 dBm at } \text{V}_{\text{IS}} \\ f_{in} = 10 \text{ kHz, } \text{R}_{\text{L}} = 600 \ \Omega, \ \text{C}_{\text{L}} = 50 \text{ pF} \end{array} $ | 2.25<br>4.50<br>6.00 | -2.25<br>-4.50<br>-6.00 |                       | -50<br>-50<br>-50     |                          | dB               |
|        |                                                                                        | f <sub>in</sub> = 1.0 MHz, R <sub>L</sub> = 50 Ω, C <sub>L</sub> = 10 pF                                                                                                                                                                             | 2.25<br>4.50<br>6.00 | -2.25<br>-4.50<br>-6.00 |                       | -60<br>-60<br>-60     |                          |                  |
| THD    | Total Harmonic Distortion<br>(Figure 20)                                               | $\label{eq:generalized_fin} \begin{array}{l} f_{in} = 1 \text{ kHz},  \text{R}_{L} = 10  \text{k}\Omega,  \text{C}_{L} = 50  \text{pF} \\ \text{THD} = \text{THD}_{measured} - \text{THD}_{source} \\        \text$                                  | 2.25<br>4.50<br>6.00 | -2.25<br>-4.50<br>-6.00 |                       | 0.10<br>0.08<br>0.05  |                          | %                |

\*Limits not tested. Determined by design and verified by qualification.











Figure 7c. Typical On Resistance, V<sub>CC</sub> – V<sub>EE</sub> = 4.5 V



Figure 7d. Typical On Resistance,  $V_{CC} - V_{EE} = 6.0 V$ 



Figure 7e. Typical On Resistance,  $V_{CC} - V_{EE} = 9.0 V$ 

Figure 7f. Typical On Resistance,  $V_{CC} - V_{EE} = 12.0 V$ 



Figure 8. On Resistance Test Set-Up



Figure 9. Maximum Off Channel Leakage Current, Any One Channel, Test Set–Up



Figure 10. Maximum Off Channel Leakage Current, Common Channel, Test Set-Up



Figure 11. Maximum On Channel Leakage Current, Channel to Channel, Test Set–Up



\*Includes all probe and jig capacitance





Figure 12. Maximum On Channel Bandwidth, Test Set–Up



\*Includes all probe and jig capacitance

Figure 14. Feedthrough Noise, Channel Select to Common Out, Test Set–Up







\*Includes all probe and jig capacitance

#### Figure 15b. Propagation Delay, Test Set–Up Channel Select to Analog Out



# Figure 16a. Propagation Delays, Analog In to Analog Out







\*Includes all probe and jig capacitance

#### Figure 16b. Propagation Delay, Test Set–Up Analog In to Analog Out







\*Includes all probe and jig capacitance

Figure 18. Crosstalk Between Any Two Switches, Test Set–Up



Figure 20a. Total Harmonic Distortion, Test Set-Up



Figure 19. Power Dissipation Capacitance, Test Set–Up



Figure 20b. Plot, Harmonic Distortion

## **APPLICATIONS INFORMATION**

The maximum analog voltage swings are determined by the supply voltages  $V_{CC}$  and  $V_{EE}$ . The positive peak analog voltage should not exceed  $V_{CC}$ . Similarly, the negative peak analog voltage should not go below  $V_{EE}$ . In this example, the difference between  $V_{CC}$  and  $V_{EE}$  is ten volts. Therefore, using the configuration of Figure 21, a maximum analog signal of ten volts peak-to-peak can be controlled. Unused analog inputs/outputs may be left floating (i.e., not connected). However, tying unused analog inputs and outputs to  $V_{CC}$  or GND through a low value resistor helps minimize crosstalk and feed-through noise that may be picked up by an unused switch. Although used here, balanced supplies are not a requirement. The only constraints on the power supplies are that:

$$V_{CC} - GND = 2 \text{ to } 6 \text{ V}$$
$$V_{EE} - GND = 0 \text{ to } -6 \text{ V}$$
$$V_{CC} - V_{EE} = 2 \text{ to } 12 \text{ V}$$
and  $V_{FE} \leq GND$ 

When voltage transients above  $V_{CC}$  and/or below  $V_{EE}$  are anticipated on the analog channels, external Germanium or Schottky diodes (D<sub>x</sub>) are recommended as shown in Figure 22. These diodes should be able to absorb the maximum anticipated current surges during clipping.



Figure 21. Application Example



Figure 22. External Germanium or Schottky Clipping Diodes



a. Using Pull-Up Resistors with a HC Device



b. Using HCT Interface

Figure 23. Interfacing LSTTL/NMOS to CMOS Inputs











### **ORDERING INFORMATION**

| Device              | Package               | <b>Shipping</b> <sup>†</sup> |
|---------------------|-----------------------|------------------------------|
| MC74HCT4051ADG      | SOIC-16<br>(Pb-Free)  | 48 Units / Rail              |
| MC74HCT4051ADR2G    | SOIC-16<br>(Pb-Free)  | 2500 / Tape & Reel           |
| MC74HCT4051ADTG     | TSSOP-16<br>(Pb-Free) | 96 Units / Rail              |
| M74HCT4051ADTR2G    | TSSOP-16<br>(Pb-Free) | 2500 / Tape & Reel           |
| NLV74HCT4051ADTR2G* | TSSOP-16<br>(Pb-Free) | 2500 / Tape & Reel           |
| MC74HCT4052ADR2G    | SOIC-16<br>(Pb-Free)  | 2500 / Tape & Reel           |
| M74HCT4052ADTR2G    | TSSOP-16<br>(Pb-Free) | 2500 / Tape & Reel           |
| MC74HCT4053ADR2G    | SOIC-16<br>(Pb-Free)  | 2500 / Tape & Reel           |
| M74HCT4053ADTR2G    | TSSOP-16<br>(Pb-Free) | 2500 / Tape & Reel           |

+For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

\*NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC–Q100 Qualified and PPAP Capable.

# . esteric

SOIC-16 9.90x3.90x1.50 1.27P CASE 751B ISSUE L

#### DATE 29 MAY 2024

onsemi

NOTES:

- 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 2018.
- 2. DIMENSION IN MILLIMETERS. ANGLE IN DEGREES.
- 3. DIMENSIONS D AND E1 DO NOT INCLUDE MOLD PROTRUSION.
- 4. MAXIMUM MOLD PROTRUSION 0.15mm PER SIDE.
- DIMENSION b DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127mm TOTAL IN EXCESS OF THE b DIMENSION AT MAXIMUM MATERIAL CONDITION.







| DIM     | A ALA L  | NOM      |          |
|---------|----------|----------|----------|
| Dilwi   | MIN      | MAX      |          |
| А       | 1.35     | 1.55     | 1.75     |
| A1      | 0.00     | 0.05     | 0.10     |
| A2      | 1.35     | 1.50     | 1.65     |
| b       | 0.35     | 0.42     | 0.49     |
| с       | 0.19     | 0.22     | 0.25     |
| D       |          | 9.90 BSC |          |
| E       |          | 6.00 BSC |          |
| E1      |          | 3.90 BSC |          |
| е       |          | 1.27 BSC |          |
| h       | 0.25     |          | 0.50     |
| L       | 0.40     | 0.83     | 1.25     |
| L1      |          | 1.05 REF |          |
| Θ       | 0.       |          | 7'       |
| TOLERAN | CE OF FC | RM AND   | POSITION |
| aaa     |          | 0.10     |          |
| bbb     |          | 0.20     |          |
| ccc     |          | 0.10     |          |
| ddd     |          | 0.25     |          |
| eee     |          | 0.10     |          |

MILLIMETERS



| DOCUMENT NUMBER:                                                                                                                                                        | 98ASB42566B              | Electronic versions are uncontrolled except when accessed directly from the Document Repositor<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |  |  |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|--|--|--|
| DESCRIPTION:                                                                                                                                                            | SOIC-16 9.90X3.90X1.50 1 | .27P                                                                                                                                                                              | PAGE 1 OF 2 |  |  |  |  |  |
| onsemi and OOSEM) are trademarks of Semiconductor Components Industries. LLC dba onsemi or its subsidiaries in the United States and/or other countries onsemi reserves |                          |                                                                                                                                                                                   |             |  |  |  |  |  |

the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi asyme any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. **onsemi** does not convey any license under its patent rights of others.

RANCING PER ASME Y14.5M, 2 RS. ANGLE IN DEGREES.

© Semiconductor Components Industries, LLC, 2019

# onsemi

#### SOIC-16 9.90x3.90x1.50 1.27P CASE 751B ISSUE L

DATE 29 MAY 2024

# GENERIC MARKING DIAGRAM\*

| 16 | A | A   | A  | A   | H   | A   | A  | A. |   |
|----|---|-----|----|-----|-----|-----|----|----|---|
|    |   | XX) |    |     |     |     |    |    |   |
|    |   | XX  | XX | XX  | XX) | XX) | XX | X  |   |
|    | 0 |     | A  | WL. | ΥW  | /W  |    |    |   |
| 1  | Ŧ | H   | H  | H   | H   | H   | H  | Ŧ  | l |

XXXXX = Specific Device Code

A = Assembly Location

- WL = Wafer Lot
- Y = Year
- WW = Work Week
- G = Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking.

| STYLE 1: |               | STYLE 2: |               | STYLE 3: | ç                    | STYLE 4: |                   |
|----------|---------------|----------|---------------|----------|----------------------|----------|-------------------|
| PIN 1.   | COLLECTOR     | PIN 1.   | CATHODE       | PIN 1.   |                      | PIN 1.   | COLLECTOR, DYE #1 |
| 2.       | BASE          | 2.       | ANODE         | 2.       | BASE. #1             | 2.       |                   |
| 3.       | EMITTER       | 3.       | NO CONNECTION | 3.       | EMITTER, #1          | 3.       | COLLECTOR, #2     |
| 4.       | NO CONNECTION | 4.       | CATHODE       | 4.       | ,                    | 4.       | COLLECTOR, #2     |
| 5.       | EMITTER       | 5.       | CATHODE       | 5.       | COLLECTOR, #2        | 5.       | COLLECTOR, #3     |
| 6.       | BASE          | 6.       | NO CONNECTION | 6.       | BASE, #2             | 6.       | COLLECTOR, #3     |
| 7.       | COLLECTOR     | 7.       | ANODE         | 7.       | EMITTER, #2          | 7.       | COLLECTOR, #4     |
| 8.       | COLLECTOR     | 8.       | CATHODE       | 8.       | COLLECTOR, #2        | 8.       | COLLECTOR, #4     |
| 9.       | BASE          | 9.       | CATHODE       | 9.       | COLLECTOR, #3        | 9.       | BASE, #4          |
| 10.      | EMITTER       | 10.      | ANODE         | 10.      | BASE, #3             | 10.      | EMITTER, #4       |
| 11.      | NO CONNECTION | 11.      | NO CONNECTION | 11.      | EMITTER, #3          | 11.      | BASE, #3          |
| 12.      | EMITTER       | 12.      | CATHODE       | 12.      | COLLECTOR, #3        | 12.      | EMITTER, #3       |
| 13.      | BASE          | 13.      | CATHODE       | 13.      | COLLECTOR, #4        | 13.      | BASE, #2          |
| 14.      | COLLECTOR     | 14.      | NO CONNECTION | 14.      | BASE, #4             | 14.      | EMITTER, #2       |
| 15.      | EMITTER       | 15.      | ANODE         | 15.      | EMITTER, #4          | 15.      | BASE, #1          |
| 16.      | COLLECTOR     | 16.      | CATHODE       | 16.      | COLLECTOR, #4        | 16.      | EMITTER, #1       |
|          |               |          |               |          |                      |          |                   |
| STYLE 5: |               | STYLE 6: |               | STYLE 7: |                      |          |                   |
| PIN 1.   | DRAIN, DYE #1 | PIN 1.   | CATHODE       | PIN 1.   | SOURCE N-CH          |          |                   |
| 2.       | DRAIN, #1     | 2.       | CATHODE       | 2.       | COMMON DRAIN (OUTPUT | )        |                   |
| 3.       | DRAIN, #2     | 3.       | CATHODE       | 3.       | COMMON DRAIN (OUTPUT | )        |                   |
| 4.       | DRAIN, #2     | 4.       | CATHODE       | 4.       | GATE P-CH            |          |                   |
| 5.       | DRAIN, #3     | 5.       | CATHODE       | 5.       | COMMON DRAIN (OUTPUT | )        |                   |
| 6.       | DRAIN, #3     | 6.       | CATHODE       | 6.       | COMMON DRAIN (OUTPUT | )        |                   |
| 7.       | DRAIN, #4     | 7.       | CATHODE       | 7.       | COMMON DRAIN (OUTPUT | )        |                   |
| 8.       | DRAIN, #4     | 8.       | CATHODE       | 8.       | SOURCE P-CH          |          |                   |
| 9.       | GATE, #4      | 9.       | ANODE         | 9.       | SOURCE P-CH          |          |                   |
| 10.      | SOURCE, #4    | 10.      | ANODE         | 10.      |                      |          |                   |
| 11.      | GATE, #3      | 11.      |               | 11.      |                      |          |                   |
| 12.      | SOURCE, #3    | 12.      | ANODE         | 12.      |                      | )        |                   |
| 13.      | GATE, #2      | 13.      |               | 13.      |                      |          |                   |
| 14.      | SOURCE, #2    | 14.      | ANODE         | 14.      |                      |          |                   |
| 15.      | GATE, #1      | 15.      | ANODE         | 15.      | COMMON DRAIN (OUTPUT | )        |                   |
| 16.      | SOURCE, #1    | 16.      | ANODE         | 16.      | SOURCE N-CH          |          |                   |

| DOCUMENT NUMBER:                                                                                                                                                         | 98ASB42566B Electronic versions are uncontrolled except when accessed directly from the Document Repositor<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |  |  |  |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|--|--|--|
| DESCRIPTION:                                                                                                                                                             | SOIC-16 9.90X3.90X1.50 1                                                                                                                                                                      | PAGE 2 OF 2 |  |  |  |  |  |
| onsemi and ONSEMi are trademarks of Semiconductor Components Industries. LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves |                                                                                                                                                                                               |             |  |  |  |  |  |

the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights of others.

#### MECHANICAL CASE OUTLINE PACKAGE DIMENSIONS

# onsemí



\*For additional information on our Pb-Free strategy and soldering details, please download the **onsemi** Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

 
 DOCUMENT NUMBER:
 98ASH70247A
 Electronic versions are uncontrolled except when accessed directly from the Document Repository. Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red.

 DESCRIPTION:
 TSSOP-16
 PAGE 1 OF 1

 onsemi and ONSEMi are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation

onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <u>www.onsemi.com/site/pdf/Patent\_Marking.pdf</u>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or indental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification. Buyer shall indemnify and hold onsemi and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs,

#### ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

Technical Library: www.onsemi.com/design/resources/technical-documentation onsemi Website: www.onsemi.com

ONLINE SUPPORT: <u>www.onsemi.com/support</u> For additional information, please contact your local Sales Representative at <u>www.onsemi.com/support/sales</u>