TLC2272AM-MIL SLOS984 - JUNE 2017 # TLC2272AM-MIL Advanced LinCMOS Rail-to-Rail Operational Amplifier #### **Features** - Output Swing Includes Both Supply Rails - Low Noise: 9 nV/ $\sqrt{\text{Hz}}$ Typical at f = 1 kHz - Low-Input Bias Current: 1-pA Typical - Fully-Specified for Both Single-Supply and Split-Supply Operation - Common-Mode Input Voltage Range Includes Negative Rail - High-Gain Bandwidth: 2.2-MHz Typical - High Slew Rate: 3.6-V/µs Typical - Low Input Offset Voltage: 2.5 mV Maximum at $T_A = 25^{\circ}C$ - Macromodel Included - Performance Upgrades for the TLC272 and TLC274 - Available in Q-Temp Automotive ## **Applications** - White Goods (Refrigerators, Washing Machines) - Hand-held Monitoring Systems - Configuration Control and Print Support - Transducer Interfaces - **Battery-Powered Applications** #### Description The TLC2272AM-MIL device is a dual operational amplifier from Texas Instruments. The device exhibits rail-to-rail output performance for increased dynamic range in single- or split-supply applications. The TLC2272AM-MIL device offers 2 MHz of bandwidth and 3 V/µs of slew rate for higher-speed applications. Thee device offers comparable ac performance while having better noise, input offset voltage, and power existing CMOS dissipation than operational amplifiers. The TLC2272AM-MIL device has a noise voltage of 9 nV/ $\sqrt{Hz}$ , two times lower than competitive solutions. The TLC2272AM-MIL device, exhibiting high input impedance and low noise, is excellent for small-signal conditioning for high-impedance sources such as piezoelectric transducers. Because of the micropower dissipation levels, the device works well in hand-held monitoring and remote-sensing applications. In addition, the rail-to-rail output feature, with single- or split-supplies, makes this device a great choice when interfacing with analog-to-digital converters (ADCs). For precision applications, the TLC2272AM-MIL device is available with a maximum input offset voltage of 950 $\mu$ V. This device is fully characterized at 5 V and ±5 V. The TLC2272AM-MIL device also makes a great upgrade to the TLC272 in standard designs, offering increased output dynamic range, lower noise voltage, and lower input offset voltage. This enhanced feature set allows the device to be used in a wider range of applications. For applications that require higher output drive and wider input voltage range, see the TLV2432 and TLV2442 devices. If the design requires single amplifiers, see the TLV2211, TLV2221 and TLV2231 family. These devices are single rail-to-rail operational amplifiers in the SOT-23 package. Their small size and low power consumption make them ideal for high density, battery-powered equipment. ### **Device Information**<sup>(1)</sup> | PART NUMBER | PACKAGE | BODY SIZE (NOM) | |-------------------|-----------|-------------------| | | SOIC (8) | 3,91 mm × 4,90 mm | | TLC2272AM-MIL | CDIP (8) | 6,67 mm × 9,60 mm | | TLG22/2AIVI-IVIIL | LCCC (20) | 8,89 mm × 8,89 mm | | | CFP (10) | 6,35 mm × 6,35 mm | (1) For all available packages, see the orderable addendum at the end of the data sheet. #### Maximum Peak-to-Peak Output Voltage vs Supply Voltage SLOS984 – JUNE 2017 www.ti.com # **Table of Contents** | 1 | Features 1 | | 7.3 Feature Description | 20 | |---|---------------------------------------------------------------------|----|-----------------------------------------------------|--------------------| | 2 | Applications 1 | | 7.4 Device Functional Modes | 20 | | 3 | Description 1 | 8 | Application and Implementation | <mark>2</mark> 1 | | 4 | Revision History2 | | 8.1 Application Information | 21 | | 5 | Pin Configuration and Functions3 | | 8.2 Typical Application | 22 | | 6 | Specifications5 | 9 | Power Supply Recommendations | 24 | | • | 6.1 Absolute Maximum Ratings 5 | 10 | Layout | 25 | | | 6.2 ESD Ratings | | 10.1 Layout Guidelines | 25 | | | 6.3 Recommended Operating Conditions | | 10.2 Layout Example | 25 | | | 6.4 Thermal Information | 11 | Device and Documentation Support | 26 | | | 6.5 TLC2272AM-MIL Electrical Characteristics V <sub>DD</sub> = | | 11.1 Receiving Notification of Documentation Update | es <mark>26</mark> | | | 5 V6 | | 11.2 Community Resources | 26 | | | 6.6 TLC2272AM-MIL Electrical Characteristics V <sub>DD</sub> ± = ±5 | | 11.3 Trademarks | 26 | | | V8 | | 11.4 Electrostatic Discharge Caution | 26 | | | 6.7 Typical Characteristics | | 11.5 Glossary | 26 | | 7 | Detailed Description | 12 | Mechanical, Packaging, and Orderable | | | | 7.1 Overview | | Information | 26 | | | 7.2 Functional Block Diagram 20 | | | | | | | | | | # 4 Revision History | DATE | REVISION | NOTE | |-----------|----------|-----------------| | June 2017 | * | Initial release | # 5 Pin Configuration and Functions NC - No internal connection NC - No internal connection NSTRUMENTS ### **Pin Functions** | PIN | | | | | | |-----------------------|------------|------------------------------------------------|-------|-----|--------------------------------| | NAME | | NO. | | 1/0 | DESCRIPTION | | NAME | D or JG FK | | U | | | | 1IN+ | 3 | 7 | 4 | ı | Non-inverting input, Channel 1 | | 1IN- | 2 | 5 | 3 | I | Inverting input, Channel 1 | | 1OUT | 1 | 2 | 2 | 0 | Output, Channel 1 | | 2IN+ | 5 | 12 | 6 | I | Non-inverting input, Channel 2 | | 2IN- | 6 | 15 | 7 | I | Inverting input, Channel 2 | | 2OUT | 7 | 17 | 8 | 0 | Output, Channel 2 | | V <sub>DD</sub> + | 8 | 20 | 9 | _ | Positive (highest) supply | | V <sub>DD</sub> - | _ | _ | - | _ | Negative (lowest) supply | | V <sub>DD</sub> -/GND | 4 | 10 | 5 | _ | Negative (lowest) supply | | NC | _ | 1, 3, 4, 6, 8, 9,<br>11, 13, 14, 16,<br>18, 19 | 1, 10 | _ | No connection | SLOS984 - JUNE 2017 www.ti.com ## **Specifications** ## 6.1 Absolute Maximum Ratings over operating ambient temperature range (unless otherwise noted)(1) | | MIN | MAX | UNIT | |------------------------------------------------------------|---------------------|-------------------|------| | Supply voltage, V <sub>DD</sub> + <sup>(2)</sup> | | 8 | V | | V <sub>DD</sub> -(2) | -8 | | V | | Differential input voltage, V <sub>ID</sub> <sup>(3)</sup> | | ±16 | V | | Input voltage, V <sub>I</sub> (any input) (2) | V <sub>DD</sub> 0.3 | V <sub>DD</sub> + | V | | Input current, I <sub>I</sub> (any input) | | ±5 | mA | | Output current, I <sub>O</sub> | | ±50 | mA | | Total current into V <sub>DD</sub> + | | ±50 | mA | | Total current out of V <sub>DD</sub> - | | ±50 | mA | | Duration of short-circuit current at (or below) 25°C (4) | Unlim | Unlimited | | | Operating ambient temperature range, T <sub>A</sub> | -55 | 125 | | | Storage temperature, T <sub>stg</sub> | -65 | 150 | °C | Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. All voltage values, except differential voltages, are with respect to the midpoint between $V_{DD}$ + and $V_{DD}$ - Differential voltages are at IN+ with respect to IN-. Excessive current will flow if input is brought below V<sub>DD</sub>- - 0.3 V. ## 6.2 ESD Ratings | | | | | | VALUE | UNIT | |--|---------------------------------------------------------|-------------------------|----------------------------------------------|-----------------------|-------|------| | | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup> | Devices in D packages | ±2000 | V | | | | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per AEC Q100-011 | Devices in D packages | ±1000 | V | <sup>(1)</sup> AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification. #### 6.3 Recommended Operating Conditions | | | MIN | MAX | UNIT | |-----------------|-------------------------------|-------------------|-------------------------|------| | $V_{DD}\pm$ | Supply voltage | ±2.2 | ±8 | V | | VI | Input voltage | V <sub>DD</sub> - | V <sub>DD</sub> + - 1.5 | V | | V <sub>IC</sub> | Common-mode input voltage | V <sub>DD</sub> - | V <sub>DD</sub> + - 1.5 | V | | T <sub>A</sub> | Operating ambient temperature | <b>–</b> 55 | 125 | °C | ## 6.4 Thermal Information | | | | TLC2272AM-MIL | | | | | |-----------------------|--------------------------------------------------|----------|---------------|-----------|---------|------|--| | | THERMAL METRIC <sup>(1)</sup> | D (SOIC) | JG (CDIP) | FK (LCCC) | U (CFP) | UNIT | | | | | 8-PIN | | 20-PIN | 10-PIN | | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance (2)(3) | 115.6 | | _ | _ | °C/W | | | R <sub>θJC(top)</sub> | Junction-to-case (top) thermal resistance (2)(3) | 61.8 | | 18 | 121.3 | °C/W | | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 55.9 | | _ | _ | °C/W | | | ΨЈТ | Junction-to-top characterization parameter | 14.3 | | _ | _ | °C/W | | | ΨЈВ | Junction-to-board characterization parameter | 55.4 | | _ | _ | °C/W | | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | _ | | _ | 8.68 | °C/W | | For more information about traditional and new thermal metrics, see Semiconductor and IC Package Thermal Metrics. Maximum power dissipation is a function of $T_{J(max)}$ , $R_{\theta JA}$ , and $T_A$ . The maximum allowable power dissipation at any allowable ambient temperature is $P_D = (T_{J(max)} - T_A) / R_{\theta,JA}$ . Operating at the absolute maximum $T_J$ of 150°C can affect reliability. The package thermal impedance is calculated in accordance with JESD 51-7 (plastic) or MIL-STD-883 Method 1012 (ceramic). Copyright © 2017, Texas Instruments Incorporated The output may be shorted to either supply. Temperature or supply voltages must be limited to ensure that the maximum dissipation rating is not exceeded. TEXAS INSTRUMENTS SLOS984 – JUNE 2017 www.ti.com # 6.5 TLC2272AM-MIL Electrical Characteristics $V_{DD} = 5 V$ at specified ambient temperature, $V_{DD} = 5 \text{ V}$ ; $T_A = 25^{\circ}\text{C}$ , unless otherwise noted. | | PARAMETER | | EST CONDITION | | MIN | TYP | MAX | UNIT | |-----------------------|-----------------------------------------------------|--------------------------------------------------------------------------------------------------------|--------------------------------------------|-----------------------------------------------|--------|------------------|------|--------------------| | | land offer to the sec | $V_{IC} = 0 \text{ V}, V_{DD\pm} = \pm 2.5 \text{ V},$ | • | T <sub>A</sub> = 25°C | | 300 | 950 | | | $V_{IO}$ | Input offset voltage | $V_O = 0 \text{ V}, R_S = 50 \Omega$ | | $T_A = -55^{\circ}C \text{ to } 125^{\circ}C$ | | | 1500 | μV | | $\alpha_{\text{VIO}}$ | Temperature coefficient of input offset voltage | $V_{IC} = 0 \text{ V}, V_{DD\pm} = \pm 2.5 \text{ V},$ | , V <sub>O</sub> = 0 V, R <sub>S</sub> = 5 | 50 Ω | | 2 | | μV/°C | | | Input offset voltage long-term drift <sup>(1)</sup> | $V_{IC} = 0 \text{ V}, V_{DD\pm} = \pm 2.5 \text{ V},$ | $V_{O} = 0 V, R_{S} = 5$ | 50 Ω | | 0.002 | | μV/mo | | | Input offset current | $V_{IC} = 0 \text{ V}, V_{DD\pm} = \pm 2.5 \text{ V},$ | , | T <sub>A</sub> = 25°C | | 0.5 | 60 | n^ | | I <sub>IO</sub> | input onset current | $V_{O} = 0 \text{ V}, R_{S} = 50 \Omega$ | | $T_A = -55^{\circ}C$ to 125°C | | | 800 | рA | | L. | Input bias current | $V_{IC} = 0 \text{ V}, V_{DD\pm} = \pm 2.5 \text{ V},$ | , | T <sub>A</sub> = 25°C | | 1 | 60 | pА | | I <sub>IB</sub> | input bias current | $V_O = 0 \text{ V}, R_S = 50 \Omega$ | | $T_A = -55$ °C to 125°C | | | 800 | PΛ | | $V_{ICR}$ | Common-mode input voltage | $R_S = 50 \Omega$ ; $ V_{IO} \le 5 \text{ mV}$ | | T <sub>A</sub> = 25°C | -0.3 | 2.5 | 4 | V | | *ICR | Common mode input voltage | 115 - 00 22, 1 0 1 = 0 1111 | | $T_A = -55^{\circ}C \text{ to } 125^{\circ}C$ | 0 | 2.5 | 3.5 | | | | | $I_{OH} = -20 \mu A$ | | | | 4.99 | | | | | | I <sub>OH</sub> = -200 μA | | T <sub>A</sub> = 25°C | 4.85 | 4.93 | | | | $V_{OH}$ | High-level output voltage | 10H = 200 M/t | | $T_A = -55^{\circ}C$ to 125°C | 4.85 | | | V | | | | I <sub>OH</sub> = -1 mA | | T <sub>A</sub> = 25°C | 4.25 | 4.65 | | | | | | IOH - I III/ | | $T_A = -55$ °C to 125°C | 4.25 | | | | | | | | $I_{OL} = 50 \mu A$ | | | 0.01 | | | | | | | I <sub>OL</sub> = 500 μA | T <sub>A</sub> = 25°C | | 0.09 | 0.15 | | | V <sub>OL</sub> | Low-level output voltage $V_{IC} = 2$ | $V_{IC} = 2.5 \text{ V}$ | 10L = 300 μΑ | $T_A = -55$ °C to 125°C | | | 0.15 | V | | | · · · | | l – Ε mΛ | T <sub>A</sub> = 25°C | | 0.9 | 1.5 | | | | | | $I_{OL} = 5 \text{ mA}$ | $T_A = -55$ °C to 125°C | | | 1.5 | | | | Large-signal differential voltage amplification | $V_{IC} = 2.5 \text{ V}, V_{O} = 1 \text{ V to } 4.0 \text{ V}$ | 4 V, | T <sub>A</sub> = 25°C | 10 | 35 | | | | $A_{VD}$ | | $V_{IC} = 2.5 \text{ V}, V_{O} = 1 \text{ V to } 4$<br>$R_{L} = 10 \text{ k}\Omega^{(2)}$ | | $T_A = -55^{\circ}C \text{ to } 125^{\circ}C$ | 10 | | | V/mV | | | voltage amplification | $V_{IC} = 2.5 \text{ V}, V_{O} = 1 \text{ V to } 4$ | 4 V; $R_L = 1 M\Omega^{(2)}$ | | | 175 | | | | r <sub>id</sub> | Differential input resistance | | | | | 10 <sup>12</sup> | | Ω | | r <sub>i</sub> | Common-mode input resistance | | | | | 10 <sup>12</sup> | | Ω | | Ci | Common-mode input capacitance | f = 10 kHz, P package | | | | 8 | | pF | | z <sub>o</sub> | Closed-loop output impedance | f = 1 MHz, A <sub>V</sub> = 10 | | | | 140 | | Ω | | 01100 | | $V_{IC} = 0 \text{ V to } 2.7 \text{ V},$ | | T <sub>A</sub> = 25°C | 70 | 75 | | | | CMRR | Common-mode rejection ratio | $V_0 = 2.5 \text{ V}, R_S = 50 \Omega$ | | $T_A = -55^{\circ}C \text{ to } 125^{\circ}C$ | 70 | | | dB | | | Supply-voltage rejection ratio | V <sub>DD</sub> = 4.4 V to 16 V, | | T <sub>A</sub> = 25°C | 80 | 95 | | | | K <sub>SVR</sub> | $(\Delta V_{DD} / \Delta V_{IO})$ | $V_{IC} = V_{DD} / 2$ , no load | | $T_A = -55^{\circ}C \text{ to } 125^{\circ}C$ | 80 | | | dB | | | | V 05V 1 1 | | T <sub>A</sub> = 25°C | | 2.2 | 3 | | | I <sub>DD</sub> | Supply currrent | $V_0 = 2.5 \text{ V}$ , no load | | $T_A = -55^{\circ}C \text{ to } 125^{\circ}C$ | | | 3 | mA | | 0.0 | | V <sub>O</sub> = 0.5 V to 2.5 V, | | T <sub>A</sub> = 25°C | 2.3 | 3.6 | | .,, | | SR | Slew rate at unity gain | $R_L = 10 \text{ k}\Omega^{(2)}, C_L = 100 \text{ g}$ | oF <sup>(2)</sup> | $T_A = -55^{\circ}C \text{ to } 125^{\circ}C$ | 1.7 | | | V/µs | | | | f = 10 Hz | | | | 50 | | | | $V_n$ | Equivalent input noise voltage | f = 1 kHz | | | | 9 | | nV/√Hz | | | Peak-to-peak equivalent | f = 0.1 Hz to 1 Hz | | | | 1 | | | | $V_{NPP}$ | input noise voltage | f = 0.1 Hz to 10 Hz | | | | 1.4 | | μV | | In | Equivalent input noise current | | | | | 0.6 | | fA/√ <del>Hz</del> | | | | | | A <sub>V</sub> = 1 | | 0.0013% | | | | THD+N | Total harmonic distortion + noise | V = 0.5 V to 2.5 V | A <sub>V</sub> = 10 | | 0.004% | | 1 | | | | | 1 - 20 KHZ, KL = 10 K22 | | A <sub>V</sub> = 100 | | 0.03% | | 1 | | | Gain-bandwidth product | $f = 10 \text{ kHz}, R_L = 10 \text{ k}\Omega^{(2)}$ | , C <sub>L</sub> = 100 pF <sup>(2)</sup> | 1 | | 2.18 | | MHz | | B <sub>OM</sub> | Maximum output-swing bandwidth | V <sub>O(PP)</sub> = 2 V, A <sub>V</sub> = 1, R <sub>L</sub> = | | 00 pF <sup>(2)</sup> | | 1 | | MHz | | | | ` ' | | To 0.1% | | 1.5 | | | | $t_s$ | Settling time | $A_V = -1$ , $R_L = 10 \text{ k}\Omega^{(2)}$ ,<br>Step = 0.5 V to 2.5 V, $C_L = 100 \text{ pF}^{(2)}$ | | 10 0.170 | | 1.5 | | μs | <sup>(1)</sup> Typical values are based on the input offset voltage shift observed through 168 hours of operating life test at $T_A = 150$ °C extrapolated to $T_A = 25$ °C using the Arrhenius equation and assuming an activation energy of 0.96 eV. Submit Documentation Feedback <sup>(2)</sup> Referenced to 0 V. # TLC2272AM-MIL Electrical Characteristics $V_{DD} = 5 \text{ V}$ (continued) at specified ambient temperature, $V_{DD}$ = 5 V; $T_A$ = 25°C, unless otherwise noted. | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------|----------------------------|--------------------------------------------------------------|-----|-----|-----|------| | $\phi_{\text{m}}$ | Phase margin at unity gain | $R_L = 10 \text{ k}\Omega^{(2)}, C_L = 100 \text{ pF}^{(2)}$ | | 50 | | 0 | | | Gain margin | $R_L = 10 \text{ k}\Omega^{(2)}, C_L = 100 \text{ pF}^{(2)}$ | | 10 | | dB | Product Folder Links: TLC2272AM-MIL STRUMENTS SLOS984 - JUNE 2017 www.ti.com # 6.6 TLC2272AM-MIL Electrical Characteristics $V_{DD} \pm = \pm 5 \text{ V}$ at specified ambient temperature, $V_{DD} \pm = \pm 5 \text{ V}$ ; $T_A = 25^{\circ}\text{C}$ , unless otherwise noted. | | PARAMETER | Ti | EST CONDITIONS | | MIN | TYP | MAX | UNIT | |-------------------|-----------------------------------------------------|------------------------------------------------------------------------|-------------------------------|-------------------------------------------------------------------------|------------|------------------|-------------|-----------| | V <sub>IO</sub> | Input offset voltage | $V_{IC} = 0 \text{ V}, V_{O} = 0 \text{ V},$ $R_{S} = 50 \Omega$ | | $T_A = 25^{\circ}C$<br>$T_A = -55^{\circ}C \text{ to } 125^{\circ}C$ | | 300 | 950<br>1500 | μV | | $\alpha_{VIO}$ | Temperature coefficient of input offset voltage | V <sub>IC</sub> = 0 V, V <sub>O</sub> = 0 V, R <sub>S</sub> = | 50 Ω | , A | | 2 | | μV/°C | | | Input offset voltage long-term drift <sup>(1)</sup> | V <sub>IC</sub> = 0 V, V <sub>O</sub> = 0 V, R <sub>S</sub> = | 50 Ω | | | 0.002 | | μV/mo | | I <sub>IO</sub> | Input offset current | $V_{IC} = 0 \text{ V}, V_{O} = 0 \text{ V},$ $R_{S} = 50 \Omega$ | | $T_A = 25^{\circ}C$<br>$T_A = -55^{\circ}C \text{ to } 125^{\circ}C$ | | 0.5 | 60<br>800 | pA | | I <sub>IB</sub> | Input bias current | $V_{IC} = 0 \text{ V}, V_{O} = 0 \text{ V},$ $R_{S} = 50 \Omega$ | | $T_A = 25^{\circ}C$ $T_A = -55^{\circ}C \text{ to } 125^{\circ}C$ | | 1 | 60<br>800 | рА | | V <sub>ICR</sub> | Common-mode input voltage | $R_{S} = 50 \ \Omega; \ V_{IO} \le 5 \ mV$ | | $T_A = 25^{\circ}C$ $T_A = -55^{\circ}C \text{ to } 125^{\circ}C$ | -5.3<br>-5 | 0 | 3.5 | V | | | | $I_{A} = -33 \text{ C}$ $I_{O} = -20 \mu\text{A}$ | | 1A = 00 0 to 120 0 | | 4.99 | 0.0 | | | | | 10 - 20 μπ | | T <sub>A</sub> = 25°C | 4.85 | 4.93 | | | | V <sub>OM</sub> + | Maximum positive peak | $I_{O} = -200 \mu A$ | | $T_A = -55^{\circ}\text{C to } 125^{\circ}\text{C}$ | 4.85 | 4.00 | | V | | VOM. | output voltage | | | $T_A = 25^{\circ}C$ | 4.25 | 4.65 | | | | | | $I_O = -1 \text{ mA}$ | | $T_A = 25 \text{ °C}$ $T_A = -55 \text{ °C} \text{ to } 125 \text{ °C}$ | 4.25 | 4.00 | | | | | | | I <sub>O</sub> = 50 μA | 1A = 00 0 to 120 0 | 1.20 | -4.99 | | | | | | | 10 = 30 μ/τ | T <sub>A</sub> = 25°C | -4.85 | -4.91 | | | | V <sub>OM</sub> - | Maximum negative | V <sub>IC</sub> = 0 V, | $I_O = 500 \mu A$ | $T_A = -55^{\circ}\text{C} \text{ to } 125^{\circ}\text{C}$ | -4.85 | 4.01 | | V | | ▼ OIM | peak output voltage | V <sub>1</sub> C = 0 V, | I <sub>O</sub> = 5 mA | $T_A = 25^{\circ}C$ | -3.5 | -4.1 | | - | | | | | | $T_A = -55^{\circ}\text{C to } 125^{\circ}\text{C}$ | -3.5 | | | | | | Large-signal differential | <u> </u> | | T <sub>A</sub> = 25°C | 20 | 50 | | | | Δ | | $V_0 = \pm 4 \text{ V}$ : $R_1 = 10 \text{ k}\Omega$ | | $T_A = 25 \text{ °C}$ $T_A = -55 \text{ °C} \text{ to } 125 \text{ °C}$ | 20 | 30 | | V/mV | | A <sub>VD</sub> | voltage amplification | $V_O = \pm 4 \text{ V}; R_L = 1 \text{ M}\Omega$ | | 1 <sub>A</sub> = -33 C to 123 C | 20 | 300 | | V/IIIV | | | Differential input registance | V <sub>O</sub> = ±4 V, IXL = 1 IVIS2 | | | | 10 <sup>12</sup> | | Ω | | r <sub>id</sub> | Differential input resistance | | | | | | | | | r <sub>i</sub> | Common-mode input resistance | | | | | 10 <sup>12</sup> | | Ω | | Ci | Common-mode input capacitance | f = 10 kHz, P package | | | | 8 | | pF | | Z <sub>0</sub> | Closed-loop output impedance | f = 1 MHz, A <sub>V</sub> = 10 | | T | | 130 | | Ω | | CMRR | Common-mode rejection ratio | $V_{IC} = -5 \text{ V to } 2.7 \text{ V},$ | | T <sub>A</sub> = 25°C | 75 | 80 | | dB | | | <u> </u> | $V_0 = 0 \text{ V}, R_S = 50 \Omega$ | | $T_A = -55^{\circ}C \text{ to } 125^{\circ}C$ | 75 | | | | | k <sub>SVR</sub> | Supply-voltage rejection ratio | $V_{DD+} = 2.2 \text{ V to } \pm 8 \text{ V},$ | | T <sub>A</sub> = 25°C | 80 | 95 | | dB | | OVIK | $(\Delta V_{DD} / \Delta V_{IO})$ | V <sub>IC</sub> = 0 V, no load | | $T_A = -55^{\circ}C \text{ to } 125^{\circ}C$ | 80 | | | | | I <sub>DD</sub> | Supply currrent | V <sub>O</sub> = 0 V, no load | | T <sub>A</sub> = 25°C | | 2.4 | 3 | mA | | -00 | | 10 0 1, 110 1000 | | $T_A = -55^{\circ}C \text{ to } 125^{\circ}C$ | | | 3 | | | SR | Slew rate at unity gain | $V_0 = \pm 2.3 \text{ V},$ | | T <sub>A</sub> = 25°C | 2.3 | 3.6 | | V/µs | | | Cion fato at arm, gam | $R_L = 10 \text{ k}\Omega, C_L = 100 \text{ pF}$ | | $T_A = -55^{\circ}C \text{ to } 125^{\circ}C$ | 1.7 | | | ν, μο | | $V_n$ | Equivalent input noise voltage | f = 10 Hz | | | | 50 | | nV/√Hz | | *n | Equivalent input holds voltage | f = 1 kHz | | | | 9 | | 1107 1112 | | $V_{NPP}$ | Peak-to-peak equivalent | f = 0.1 Hz to 1 Hz | | | | 1 | | μV | | * NPP | input noise voltage | f = 0.1 Hz to 10 Hz | | | | 1.4 | | ۳۰ | | I <sub>n</sub> | Equivalent input noise current | | | | | 0.6 | | fA/√Hz | | | | ., | | A <sub>V</sub> = 1 | | 0.0011% | | | | THD+N | Total harmonic distortion + noise | $V_O = \pm 2.3$ ,<br>$f = 20 \text{ kHz}$ , $R_L = 10 \text{ k}\Omega$ | | A <sub>V</sub> = 10 | | 0.004% | | | | | | , , , | | A <sub>V</sub> = 100 | | 0.03% | | | | | Gain-bandwidth product | $f = 10 \text{ kHz}, R_L = 10 \text{ k}\Omega, C$ | C <sub>L</sub> = 100 pF | | | 2.25 | | MHz | | B <sub>OM</sub> | Maximum output-swing bandwidth | $V_{O(PP)} = 4.6 \text{ V}, A_V = 1, R_L$ | = 10 k $\Omega$ , $C_L = 100$ | ) pF | | 0.54 | | MHz | | | Sottling time | $A_V = -1$ , $R_L = 10 \text{ k}\Omega$ , | | To 0.1% | | 1.5 | | 110 | | t <sub>s</sub> | Settling time | Step = $-2.3$ V to 2.3 V, C | <sub>L</sub> = 100 pF | To 0.01% | | 3.2 | | μs | | φ <sub>m</sub> | Phase margin at unity gain | $R_L = 10 \text{ k}\Omega, C_L = 100 \text{ pF}$ | - | | - | 52 | | 0 | Typical values are based on the input offset voltage shift observed through 168 hours of operating life test at $T_A = 150$ °C extrapolated to $T_A = 25$ °C using the Arrhenius equation and assuming an activation energy of 0.96 eV. Product Folder Links: TLC2272AM-MIL # TLC2272AM-MIL Electrical Characteristics $V_{DD} \pm = \pm 5 \text{ V}$ (continued) at specified ambient temperature, $V_{DD}\pm=\pm5$ V; $T_A=25^{\circ}$ C, unless otherwise noted. | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------|-----------------------------------------------------|-----|-----|-----|------| | Gain margin | $R_1 = 10 \text{ k}\Omega$ . $C_1 = 100 \text{ pF}$ | | 10 | | dB | Product Folder Links: TLC2272AM-MIL SLOS984 - JUNE 2017 www.ti.com ## 6.7 Typical Characteristics **Table 1. Table of Graphs** | | | | FIGURE <sup>(1)</sup> | | | |---------------------------------|------------------------------------------------------------------|-------------------------------|-------------------------------------------|--|--| | , | Input offset voltege | Distribution | 1, 2 | | | | <sup>1</sup> 10 | Input offset voltage | vs Common-mode voltage | 3, 4 | | | | <sup>l</sup> VIO | Input offset voltage temperature coefficient | Distribution | 5, 6 <sup>(2)</sup> | | | | <sub>IB</sub> / I <sub>IO</sub> | Input bias and input offset current | vs ambient temperature | <b>7</b> <sup>(2)</sup> | | | | ., | langut voltage | vs Supply voltage | 8 | | | | V <sub>I</sub> | Input voltage | vs ambient temperature | 9(2) | | | | /он | High-level output voltage | vs High-level output current | 10 <sup>(2)</sup> | | | | V <sub>OL</sub> | Low-level output voltage | vs Low-level output current | 11, 12 <sup>(2)</sup> | | | | / <sub>OM+</sub> | Maximum positive peak output voltage | vs Output current | 13 <sup>(2)</sup> | | | | V <sub>OM-</sub> | Maximum negative peak output voltage | vs Output current | 14 <sup>(2)</sup> | | | | / <sub>O(PP)</sub> | Maximum peak-to-peak output voltage | vs Frequency | 15 | | | | | Object circuit autout comment | vs Supply voltage | 16 | | | | los | Short-circuit output current | vs ambient temperature | 17 <sup>(2)</sup> | | | | V <sub>O</sub> | Output voltage | vs Differential input voltage | 18, 19 | | | | | Large-signal differential voltage amplification | vs Load resistance | 20 | | | | $\mathcal{A}_{VD}$ | Large-signal differential voltage amplification and phase margin | vs Frequency | 21, 22 | | | | | Large-signal differential voltage amplification | vs ambient temperature | 23 <sup>(2)</sup> , 24 <sup>(2)</sup> | | | | <b>-</b> 0 | Output impedance | ut impedance vs Frequency | | | | | CMRR | | vs Frequency | 27 | | | | | Common-mode rejection ratio | vs ambient temperature | 28 | | | | | | vs Frequency | 29, 30 | | | | SVR | Supply-voltage rejection ratio | vs ambient temperature | 31 <sup>(2)</sup> | | | | | 2 1 | vs Supply voltage | <b>32</b> <sup>(2)</sup> , <sup>(2)</sup> | | | | DD | Supply current | vs ambient temperature | 33 <sup>(2)</sup> , <sup>(2)</sup> | | | | | 21 . | vs Load Capacitance | 34 | | | | SR | Slew rate | vs ambient temperature | 35 <sup>(2)</sup> | | | | | Inverting large-signal pulse response | | 36, 37 | | | | | Voltage-follower large-signal pulse response | | 38, 39 | | | | Vo | Inverting small-signal pulse response | | 40, 41 | | | | | Voltage-follower small-signal pulse response | | 42, 43 | | | | / <sub>n</sub> | Equivalent input noise voltage | vs Frequency | 44, 45 | | | | | Noise voltage over a 10-second period | | 46 | | | | | Integrated noise voltage | vs Frequency | 47 | | | | HD+N | Total harmonic distortion + noise | vs Frequency | 48 | | | | | Only has delide assistant | vs Supply voltage | 49 | | | | | Gain-bandwidth product | vs ambient temperature | 50 <sup>(2)</sup> | | | | Pm | Phase margin | vs Load capacitance | 51 | | | | | Gain margin | vs Load capacitance | 52 | | | <sup>(1)</sup> For all graphs where V<sub>DD</sub> = 5 V, all loads are referenced to 2.5 V. (2) Data at high and low temperatures are applicable only within the rated operating ambient temperature range of the device. SLOS984 - JUNE 2017 www.ti.com TEXAS INSTRUMENTS SLOS984 – JUNE 2017 www.ti.com TEXAS INSTRUMENTS SLOS984 – JUNE 2017 www.ti.com TEXAS INSTRUMENTS SLOS984 – JUNE 2017 www.ti.com INSTRUMENTS SLOS984 - JUNE 2017 www.ti.com ## 7 Detailed Description #### 7.1 Overview The TLC2272AM-MIL device is a rail-to-rail output operational amplifier. The device operates from a 4.4-V to 16-V single supply or ±2.2-V to ±8-V dual supply, is unity-gain stable, and is suitable for a wide range of generalpurpose applications. #### 7.2 Functional Block Diagram Table 2. Device Component Count (1) | COMPONENT | COUNT | | | | | |-------------|-------|--|--|--|--| | Transistors | 38 | | | | | | Resistors | 26 | | | | | | Diodes | 9 | | | | | | Capacitors | 3 | | | | | (1) Includes both amplifiers and all ESD, bias, and trim circuitry. #### 7.3 Feature Description The TLC2272AM-MIL device features 2-MHz bandwidth and voltage noise of 9 nV/ $\sqrt{\text{Hz}}$ with performance rated from 4.4 V to 16 V across a temperature range of -40°C to 125°C. LinMOS suits a wide range of audio, automotive, industrial, and instrumentation applications. #### 7.4 Device Functional Modes The TLC2272AM-MIL device is powered on when the supply is connected. The device may operate with single or dual supply, depending on the application. The device is in its full-performance mode once the supply is above the recommended value. Submit Documentation Feedback ## 8 Application and Implementation #### NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. #### 8.1 Application Information #### 8.1.1 Macromodel Information Macromodel information provided was derived using MicroSim Parts<sup>TM</sup>, the model generation software used with MicroSim PSpice<sup>TM</sup>. The Boyle macromodel <sup>(1)</sup> and subcircuit in Figure 53 were generated using the TLC2272AM-MIL typical electrical and operating characteristics at $T_A = 25^{\circ}$ C. Using this information, output simulations of the following key parameters can be generated to a tolerance of 20% (in most cases): - Maximum positive output voltage swing - · Maximum negative output voltage swing - Slew rate - · Quiescent power dissipation - Input bias current - Open-loop voltage amplification - Unity-gain frequency - Common-mode rejection ratio - Phase margin - DC output resistance - AC output resistance - · Short-circuit output current limit Figure 53. Boyle Macromodel and Subcircuit (1) Macromodeling of Integrated Circuit Operational Amplifiers, IEEE Journal of Solid-State Circuits, SC-9, 353 (1974). SLOS984 - JUNE 2017 www.ti.com #### 8.2 Typical Application #### 8.2.1 High-Side Current Monitor Figure 54. Equivalent Schematic (Each Amplifier) #### 8.2.1.1 Design Requirements For this design example, use the parameters listed in Table 3 as the input parameters. | g | | | | | | | | |--------------------|-----------------------|--------------------------------------------------|--|--|--|--|--| | | PARAMETER | VALUE | | | | | | | V <sub>BAT</sub> | Battery voltage | 12 V | | | | | | | R <sub>SENSE</sub> | Sense resistor | 0.1 Ω | | | | | | | I <sub>LOAD</sub> | Load current | 0 A to 10 A | | | | | | | | Operational amplifier | Set in differential configuration with gain = 10 | | | | | | **Table 3. Design Parameters** #### 8.2.1.2 Detailed Design Procedure This circuit is designed for measuring the high-side current in automotive body control modules with a 12-V battery or similar applications. The operational amplifier is set as differential with an external resistor network. #### 8.2.1.2.1 Differential Amplifier Equations Equation 1 and Equation 2 are used to calculate V<sub>OUT</sub>. $$V_{OUT} = \frac{R_g}{R} \left( \frac{\frac{R}{R_g} - \frac{R_1}{R_2}}{1 + \frac{R_1}{R_2}} \times \frac{V_1 + V_2}{2} + \frac{1 + \frac{1}{2} \left( \frac{R_1}{R_2} + \frac{R}{R_g} \right)}{1 + \frac{R_1}{R_2}} (V_1 - V_2) \right)$$ $$V_{OUT} = \frac{R_g}{R} \left( \frac{\frac{R}{R_g} - \frac{R_1}{R_2}}{1 + \frac{R_1}{R_2}} \times V_{BAT} + \frac{1 + \frac{1}{2} \left( \frac{R_1}{R_2} + \frac{R}{R_g} \right)}{1 + \frac{R_1}{R_2}} \times R_S \times I_{Load} \right)$$ (1) In an ideal case $R_1 = R$ and $R_2 = R_g$ , and $V_{OUT}$ can then be calculated using Equation 3: $$V_{OUT} = \frac{R_g}{R} \times R_S \times I_{Load}$$ (3) Submit Documentation Feedback However, as the resistors have tolerances, they cannot be perfectly matched. $$R_1 = R \pm \Delta R_1$$ $$R_2 = R_2 \pm \Delta R_2$$ $$R = R \pm \Delta R$$ $$R_g = R_g \pm \Delta R_g$$ $$Tol = \frac{DR}{R}$$ R By developing the equations and neglecting the second order, the worst case is when the tolerances add up. This is shown by Equation 5. $R_0 = R_0 =$ $$V_{OUT} = \pm (4 \text{ ToI}) \frac{R_g}{R + R_g} \times V_{BAT} + \left(1 \pm 2 \text{ ToI} \left(1 + \frac{2R}{R + R_g}\right)\right) \frac{R_g}{R} \times R_S \times I_{LOAD}$$ where - Tol = 0.01 for 1% - Tol = 0.001 for 0.1% If the resistors are perfectly matched, then ToI = 0 and $V_{OUT}$ is calculated using Equation 6. $$V_{OUT} = \frac{R_g}{R} \times R_S \times I_{LOAD}$$ (6) The highest error is from the common mode, as shown in Equation 7. $$4 (Tol) \frac{R_g}{R + R_g} \times V_{BAT}$$ (7) Gain of 10, $R_q$ / R = 10, and Tol = 1%: Common mode error = $((4 \times 0.01) / 1.1) \times 12 \text{ V} = 0.436 \text{ V}$ Gain of 10 and Tol = 0.1%: Common mode error = 43.6 mV The resistors were chosen from 2% batches. $R_1$ and R 12 $k\Omega$ $R_2$ and $R_\alpha$ 120 $k\Omega$ Ideal Gain = 120 / 12 = 10 The measured value of the resistors: $R_1 = 11.835 \text{ k}\Omega$ $R = 11.85 \text{ k}\Omega$ $R_2 = 117.92 \text{ k}\Omega$ $R_g = 118.07 \text{ k}\Omega$ INSTRUMENTS SLOS984 – JUNE 2017 www.ti.com #### 8.2.1.3 Application Curves ## 9 Power Supply Recommendations Supply voltage for a single supply is from 4.4 V to 16 V, and from ±2.2 V to ±8 V for a dual supply. In the high-side sensing application, the supply is connected to a 12-V battery. ## 10 Layout ## 10.1 Layout Guidelines The TLC2272AM-MIL device is a wideband amplifier. To realize the full operational performance of the device, good high-frequency printed-circuit-board (PCB) layout practices are required. Low-loss 0.1-μF bypass capacitors must be connected between each supply pin and ground as close to the device as possible. The bypass capacitor traces should be designed for minimum inductance. #### 10.2 Layout Example Figure 57. Layout Example Copyright © 2017, Texas Instruments Incorporated SLOS984 – JUNE 2017 www.ti.com #### 11 Device and Documentation Support #### 11.1 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. #### 11.2 Community Resources The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers. **Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support. #### 11.3 Trademarks E2E is a trademark of Texas Instruments. MicroSim Parts, PSpice are trademarks of MicroSim. All other trademarks are the property of their respective owners. #### 11.4 Electrostatic Discharge Caution These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. ## 11.5 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. ### 12 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. 26 Submit Documentation Feedback www.ti.com 2-Dec-2023 #### PACKAGING INFORMATION | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|---------------------|-------------------------------|--------------------|--------------|-----------------------------------------|---------| | 5962-9555202Q2A | ACTIVE | LCCC | FK | 20 | 55 | Non-RoHS<br>& Green | SNPB | N / A for Pkg Type | -55 to 125 | 5962-<br>9555202Q2A<br>TLC2272<br>AMFKB | Samples | | 5962-9555202QHA | ACTIVE | CFP | U | 10 | 25 | Non-RoHS<br>& Green | SNPB | N / A for Pkg Type | -55 to 125 | 9555202QHA<br>TLC2272AM | Samples | | 5962-9555202QPA | ACTIVE | CDIP | JG | 8 | 50 | Non-RoHS<br>& Green | SNPB | N / A for Pkg Type | -55 to 125 | 9555202QPA<br>TLC2272AM | Samples | | TLC2272AMFKB | ACTIVE | LCCC | FK | 20 | 55 | Non-RoHS<br>& Green | SNPB | N / A for Pkg Type | -55 to 125 | 5962-<br>9555202Q2A<br>TLC2272<br>AMFKB | Samples | | TLC2272AMJGB | ACTIVE | CDIP | JG | 8 | 50 | Non-RoHS<br>& Green | SNPB | N / A for Pkg Type | -55 to 125 | 9555202QPA<br>TLC2272AM | Samples | | TLC2272AMUB | ACTIVE | CFP | U | 10 | 25 | Non-RoHS<br>& Green | SNPB | N / A for Pkg Type | -55 to 125 | 9555202QHA<br>TLC2272AM | Samples | <sup>&</sup>lt;sup>(1)</sup> The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. **Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. <sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. <sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. # **PACKAGE OPTION ADDENDUM** www.ti.com 2-Dec-2023 (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. (6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # **PACKAGE MATERIALS INFORMATION** www.ti.com 5-Dec-2023 ### **TUBE** \*All dimensions are nominal | Device | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) | |-----------------|--------------|--------------|------|-----|--------|--------|--------|--------| | 5962-9555202Q2A | FK | LCCC | 20 | 55 | 506.98 | 12.06 | 2030 | NA | | 5962-9555202QHA | U | CFP | 10 | 25 | 506.98 | 26.16 | 6220 | NA | | TLC2272AMFKB | FK | LCCC | 20 | 55 | 506.98 | 12.06 | 2030 | NA | | TLC2272AMUB | U | CFP | 10 | 25 | 506.98 | 26.16 | 6220 | NA | CERAMIC DUAL IN-LINE PACKAGE #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This package can be hermetically sealed with a ceramic lid using glass frit. - 4. Index point is provided on cap for terminal identification. 5. Falls within MIL STD 1835 GDIP1-T8 CERAMIC DUAL IN-LINE PACKAGE CERAMIC FLATPACK #### NOTES: - 1. All linear dimensions are in inches. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 8.89 x 8.89, 1.27 mm pitch LEADLESS CERAMIC CHIP CARRIER This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. **INSTRUMENTS** www.ti.com ### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated