



# 4-Channel, Parallel-Interface Low-Side MOSFET Driver IC

#### **DESCRIPTION**

The MP6605D is a 4-channel low-side MOSFET (LS-FET) driver IC that integrates four LS-FETs and high-side (HS) clamp diodes to drive inductive loads. It is well-suited for unipolar stepper motor and solenoid driver applications.

The device can achieve up to 1.5A of output current ( $I_{OUT}$ ) across a wide 4.5V to 60V input voltage ( $V_{IN}$ ) range. The maximum voltage of the motor driver output pins is 60V.

Full protection features include over-current protection (OCP), under-voltage lockout (UVLO) protection, and thermal shutdown.

The MP6605D is available in a QFN-24 (4mmx4mm) package.

#### **FEATURES**

- Wide 4.5V to 60V Input Voltage (V<sub>IN</sub>) Range
- 60V Maximum Winding Clamp Voltage (V<sub>CLAMP</sub>)
- Four Low-Side MOSFETs (LS-FETs) and Four High-Side (HS) Clamp Diodes
- 350mΩ MOSFET On Resistance
- 1.5A Maximum Output Current (I<sub>OUT</sub>) while One LS-FET Is On or 700mA Maximum I<sub>OUT</sub> while Four LS-FETs Are On
- Over-Current Protection (OCP)
- Under-Voltage Lockout (UVLO) Protection
- Thermal Shutdown
- Fault Indication Output
- Control Power Supply Not Required
- Simple Logic Interface
- 3.3V and 5V Compatible Logic Supply
- Available in a QFN-24 (4mmx4mm) Package

#### **APPLICATIONS**

- Unipolar Stepper Motors
- Solenoid Drivers

All MPS parts are lead-free, halogen-free, and adhere to the RoHS directive. For MPS green status, please visit the MPS website under Quality Assurance. "MPS", the MPS logo, and "Simple, Easy Solutions" are trademarks of Monolithic Power Systems, Inc. or its subsidiaries.



# **TYPICAL APPLICATION**





#### ORDERING INFORMATION

| Part Number* | Package          | Top Marking | MSL Rating |  |
|--------------|------------------|-------------|------------|--|
| MP6605DGR*   | QFN-24 (4mmx4mm) | See Below   | 1          |  |

<sup>\*</sup> For Tape & Reel, add suffix -Z (e.g. MP6605DGR-Z)

# TOP MARKING MPSYWW

M6605D

LLLLLL

MPS: MPS prefix Y: Year code WW: Week code M6605D: Part number LLLLL: Lot number

#### **PACKAGE REFERENCE**





#### PIN FUNCTIONS

| Pin#  | Name   | Description                                                                                                                                                                                       |
|-------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 6     | VIN    | <b>Input supply voltage.</b> Decouple the VIN pin using a 100nF ceramic decoupling capacitor connected to ground. Additional bulk capacitance may be required.                                    |
| 7, EP | GND    | Power ground.                                                                                                                                                                                     |
| 4     | VCLAMP | <b>High-side MOSFET clamp.</b> Connect the VCLAMP and VIN pins via a TVS or Zener diode to clamp the leakage inductance spike. See the Leakage Inductance Clamp (VCLAMP) section on page 9.       |
| 1     | IN1    | <b>Control input 1.</b> Pull the IN1 pin high to drive the corresponding output (OUT1) low. If IN1 is low, then OUT1 is in a high-impedance (Hi-Z) state. IN1 has an internal pull-down resistor. |
| 2     | IN2    | <b>Control input 2.</b> Pull the IN2 pin high to drive the corresponding output (OUT2) low. If IN2 is low, then OUT2 is in a high-impedance (Hi-Z) state. IN2 has an internal pull-down resistor. |
| 8     | IN3    | <b>Control input 3.</b> Pull the IN3 pin high to drive the corresponding output (OUT3) low. If IN3 is low, then OUT3 is in a high-impedance (Hi-Z) state. IN3 has an internal pull-down resistor. |
| 9     | IN4    | <b>Control input 4.</b> Pull the IN4 pin high to drive the corresponding output (OUT4) low. If IN4 is low, then OUT4 is in a high-impedance (Hi-Z) state. IN4 has an internal pull-down resistor. |
| 22    | nENBL  | <b>Enable input.</b> Pull the nENBL pin high to disable the outputs. Pull nENBL low to enable the outputs. nENBL has an internal pull-down resistor.                                              |
| 21    | SLEEP  | <b>Sleep mode input.</b> Pull the SLEEP pin high to enter low-power sleep mode. Pull SLEEP low or connect SLEEP to ground for normal operation. SLEEP has an internal pull-down resistor.         |
| 23    | nFAULT | <b>Fault indication.</b> The nFAULT pin is an open-drain output. nFAULT requires an external pull-up resistor if used. If a fault occurs, nFAULT is pulled low.                                   |
| 17    | OUT1   | Output terminal 1.                                                                                                                                                                                |
| 16    | OUT2   | Output terminal 2.                                                                                                                                                                                |
| 15    | OUT3   | Output terminal 3.                                                                                                                                                                                |
| 14    | OUT4   | Output terminal 4.                                                                                                                                                                                |

#### **ABSOLUTE MAXIMUM RATINGS (1)**

| Input voltage ( $V_{\text{IN}}$ )0.3V to +65V OUTx voltage ( $V_{\text{OUTx}}$ )0.7V to +65V VCLAMP voltage ( $V_{\text{CLAMP}}$ )0.7V to +65V All other pins to GND0.3V to +6.5V Continuous power dissipation ( $T_{\text{A}} = 25^{\circ}\text{C}$ ) (2) |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Storage temperature                                                                                                                                                                                                                                        |
| ESD Ratings                                                                                                                                                                                                                                                |
| Human body model (HBM) ±2kV Charged device model (CDM) ±2kV                                                                                                                                                                                                |
| Recommended Operating Conditions (3)                                                                                                                                                                                                                       |
| Input voltage ( $V_{\text{IN}}$ )                                                                                                                                                                                                                          |

# **Thermal Resistance** (4) **θ**<sub>JA</sub> **θ**<sub>JC</sub> QFN-24 (4mmx4mm).......42......9...°C/W

#### Notes:

- 1) Exceeding these ratings may damage the device.
- 2) The maximum allowable power dissipation is a function of the maximum junction temperature  $T_J$  (MAX), the junction-to-ambient thermal resistance  $\theta_{JA}$ , and the ambient temperature  $T_A$ . The maximum allowable continuous power dissipation at any ambient temperature is calculated by  $P_D$  (MAX) =  $(T_J$  (MAX)  $T_A)$  /  $\theta_{JA}$ . Exceeding the maximum allowable power dissipation can produce an excessive die temperature, which may cause the device to go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage.
- The device is not guaranteed to function outside of its operating conditions.
- 4) Measured on JESD51-7, 4-layer PCB.

8/26/2022



# **ELECTRICAL CHARACTERISTICS**

 $V_{IN}$  = 12V,  $V_{CLAMP}$  = 36V,  $T_A$  = 25°C, unless otherwise noted.

| Parameter                                                        | Symbol                | Condition                                                                                                | Min | Тур         | Max        | Units    |
|------------------------------------------------------------------|-----------------------|----------------------------------------------------------------------------------------------------------|-----|-------------|------------|----------|
| Power Supply                                                     |                       |                                                                                                          |     |             |            | •        |
| Input supply voltage                                             | Vin                   |                                                                                                          | 4.5 | 12 or<br>24 | 60         | V        |
| Clamp voltage                                                    | VCLAMP                |                                                                                                          | VIN |             | 60         | V        |
| Quiescent current                                                | Iq                    | $V_{\text{IN}} = 24V$ , $V_{\text{nENBL}} = 0V$ , $V_{\text{SLEEP}} = 0V$ , no load                      |     | 1.2         | 5          | mA       |
| SLEEP current                                                    | ISLEEP                | V <sub>IN</sub> = 24V, V <sub>SLEEP</sub> = 1                                                            |     | 2           | 5          | μΑ       |
| Internal MOSFETs                                                 |                       |                                                                                                          |     | _           |            |          |
| On resistance                                                    | R <sub>DS(ON)</sub>   | $V_{IN} = 24V$ , $I_{OUT} = 700$ mA, $T_J = 25$ °C<br>$V_{IN} = 24V$ , $I_{OUT} = 700$ mA, $T_J = 85$ °C |     | 350         | 500<br>800 | mΩ<br>mΩ |
| High-side (HS) diode forward voltage                             | V <sub>FWD_HS</sub>   | I <sub>OUT</sub> = 700mA                                                                                 |     |             | 1.1        | V        |
| Low-side MOSFET (LS-FET) body diode forward voltage              | V <sub>FWD_LS</sub>   | Іоит = 700mA                                                                                             |     |             | 1.1        | V        |
| Control Logic                                                    |                       |                                                                                                          |     |             |            |          |
| Input logic low threshold                                        | $V_{\text{IN\_LOW}}$  |                                                                                                          |     |             | 0.7        | V        |
| Input logic high threshold                                       | V <sub>IN_HIGH</sub>  |                                                                                                          | 2.3 |             |            | V        |
| Input logic hysteresis                                           | V <sub>IN_HIGH_</sub> |                                                                                                          |     | 560         |            | mV       |
| Input logic high current                                         | I <sub>IN_HIGH</sub>  | V <sub>IN_HIGH</sub> = 5V                                                                                |     |             | 20         | μA       |
| Input logic low current                                          | I <sub>IN_LOW</sub>   | VIN_LOW = 0.8V                                                                                           |     |             | 5          | μΑ       |
| nFAULT Output (Open-Drain C                                      | outputs)              |                                                                                                          |     |             |            |          |
| Output low voltage                                               | V <sub>OUT_LOW</sub>  | $I_{OUT} = 5mA$                                                                                          |     |             | 0.5        | V        |
| Output high leakage current                                      | I <sub>LKG_HIGH</sub> | V <sub>OUT</sub> = 3.3V                                                                                  |     |             | 1          | μΑ       |
| Protections                                                      |                       |                                                                                                          |     |             |            |          |
| V <sub>IN</sub> under-voltage lockout<br>(UVLO) rising threshold | VIN_UVLO_<br>RISING   |                                                                                                          |     | 3.4         | 4.5        | V        |
| Over-current protection (OCP) threshold                          | I <sub>OCP</sub>      |                                                                                                          | 1.5 | 4           |            | Α        |
| OCP deglitch time                                                | toce                  |                                                                                                          |     | 3.5         |            | μs       |
| OCP retry time                                                   | tocr                  |                                                                                                          |     | 2.5         |            | ms       |
| Thermal shutdown (5)                                             | T <sub>SD</sub>       |                                                                                                          |     | 155         |            | °C       |
| Thermal shutdown hysteresis (5)                                  | T <sub>SD_HYS</sub>   |                                                                                                          |     | 25          |            | °C       |
| Output enable (EN) time (5)                                      | t <sub>EN</sub>       |                                                                                                          |     | 3.3         |            | μs       |

#### Note:

5) Guaranteed by design.



## TYPICAL CHARACTERISTICS











© 2022 MPS. All Rights Reserved.



#### TYPICAL PERFORMANCE CHARACTERISTICS

 $V_{IN}$  = 12V, VCLAMP connected to VIN with 24V TVS diode,  $I_{OUT}$  = 700mA,  $T_A$  = 25°C, output load = resistance (33 $\Omega$ ) + inductance (1.5mH), unless otherwise noted.









# **FUNCTIONAL BLOCK DIAGRAM**



Figure 1: Functional Block Diagram



#### **OPERATION**

The MP6605D is a 4-channel low-side MOSFET driver that integrates four N-channel power MOSFETs (LS-FETs) and four clamp diodes with 1.5A of current capability per channel. It operates across a wide 4.5V to 60V input voltage  $(V_{IN})$  range.

The MP6605D is designed to drive inductive loads, such as unipolar stepper motors and solenoids.

#### **Unipolar Stepper Motor Operation**

Unipolar stepper motors have two windings that are driven by 90° out-of-phase currents. Each winding has a center tap, which is connected to the power source. Current flows through the winding in a push-pull fashion, alternately pulling one side of the winding to ground, and then the other. This reverses the current, as well as the magnetic field.

If a MOSFET is turned off via the winding's inductance, then the current continues to flow through the opposite side of the winding. This current flows from ground via the opposite MOSFET's body diode to the power supply.

#### Leakage Inductance Clamp (VCLAMP)

A unipolar stepper motor has a leakage inductance due the two halves of the winding not being coupled perfectly. If a MOSFET turns off, then the voltage exceeds 2 x  $V_{\text{IN}}$  for a short period of time. This leakage inductance spike should be clamped to prevent damage to the IC from an over-voltage (OV) condition on the MOSFETs.

If a MOSFET turns off while driving a solenoid connected to VIN, the current should continue to flow until the magnetic field decays. This current flows to the VCLAMP pin.

These currents flow through the internal diodes of each output to a common VCLAMP pin. This pin is typically connected to a transient voltage suppressor to limit the voltage on the output pins to 60V max, regardless of V<sub>IN</sub>.

Connect the VCLAMP and VIN pins if VCLAMP is not used (if the outputs should not exceed V<sub>IN</sub>).

#### **SLEEP and nENBL Operation**

Pull SLEEP high to have the device enter lowpower sleep mode. In sleep mode, the gate driver charge pump turns off, and all of the internal circuits and outputs are disabled. All of the inputs are ignored while SLEEP is pulled high.

There is a delay time (1ms) between when the part exits sleep mode and when a serial interface command can be issued to allow the internal circuitry to stabilize. SLEEP has an internal pull-down resistor.

The nENBL pin controls the output drivers. Pull nENBL low to enable the outputs. Pull nENBL high to diable the outputs. nENBL has an internal pull-down resistor.

#### **Fault Reporting**

The MP6605D's nFAULT pin reports whether an over-current (OC), over-temperature (OT), or OV fault occurs. nFAULT is an open-drain output that is pulled low if a fault occurs. Once the fault condition is removed, nFAULT is pulled high via an external pull-up resistor.

#### **Over-Current Protection (OCP)**

Over-current protection (OCP) circuitry disabled the gate driver to limit the current flowing through the MOSFETs. If the current exceeds OCP threshold for longer than the OCP deglitch time (tocp), then the MOSFET with the OC condition is disabled, and nFAULT is pulled low. All other outputs remain active. The driver turns on again after about 1.2ms.

#### V<sub>IN</sub> Under-Voltage Lockout (UVLO) Protection

If  $V_{\text{IN}}$  drops below the under-voltage lockout (UVLO) threshold, then all of the IC's circuitry is disabled, and the internal logic is reset. Operation resumes once  $V_{\text{IN}}$  exceeds the UVLO threshold.

#### Thermal Shutdown

If the die temperature exceeds safe limits, the outputs are disabled, and nFAULT is driven low. Once the die temperature has fallen to a safe level, operation resumes automatically.



## **APPLICATION INFORMATION**

#### **External Component Selection**

The MP6605D requires a 100nF ceramic bypass capacitor with X7R dielectrics connected at the VIN pin. It also requires a ≥4.7µF connected near VIN. An additional electrolytic capacitor is recommended if the IC is located away from other power supply capacitances.

The VCLAMP pin dissipates the energy in an inductive load while there is no current flowing through the device. Depending on the application, VCLAMP can be connected to VIN directly or via a TVS diode.

Connecting the VCLAMP and VIN pins is equivalent to connecting a diode between each output and VIN. Using a TVS diode allows the voltage on the output pins to exceed  $V_{\rm IN}$  until the TVS diode breaks down. This increased voltage allows the current flowing through the load to decay faster. This is typically required for unipolar stepper motor high-speed operation.

The TVS diode's breakdown voltage should be chosen such that the VCLAMP voltage (V<sub>CLAMP</sub>) remains below its maximum ratings.

Choose a 24V TVS diode for input voltages  $\leq$ 24V to ensure that  $V_{CLAMP}$  remains within its operating limits.

#### **PCB Layout Guidelines**

Efficient PCB layout is critical for stable operation. For the best results, refer to Figure 4 and follow the guidelines below:

- 1. Place the bypass capacitors near the IC.
- Place the VCLAMP TVS diode near the IC if used.
- Place multiple thermal vias under the exposed pad to improve thermal dissipation. This allows heat to move between the IC and a plane located on a middle-layer or on the back side of the PCB.



Figure 2: Recommended PCB Layout



# TYPICAL APPLICATION CIRCUIT



**Figure 3: Typical Application Circuit** 



# **PACKAGE INFORMATION**

# QFN-24 (4mmx4mm)





#### **TOP VIEW**

**BOTTOM VIEW** 



#### **SIDE VIEW**



#### **RECOMMENDED LAND PATTERN**

#### **NOTE:**

- 1) ALL DIMENSIONS ARE IN MILLIMETERS.
- 2) EXPOSED PADDLE SIZE DOES NOT INCLUDE MOLD FLASH.
- 3) LEAD COPLANARITIES SHALL BE 0.08 MILLIMETERS MAX.
- 4) JEDEC REFERENCE IS MO-220
- 5) DRAWING IS NOT TO SCALE.



# **CARRIER INFORMATION**



| Part Number | Package             | Quantity/ | Quantity/ | Quantity/ | Reel     | Carrier    | Carrier    |
|-------------|---------------------|-----------|-----------|-----------|----------|------------|------------|
|             | Description         | Reel      | Tube      | Tray      | Diameter | Tape Width | Tape Pitch |
| MP6605DGR-Z | QFN-24<br>(4mmx4mm) | 5000      | N/A       | N/A       | 13in     | 12mm       | 8mm        |



# **REVISION HISTORY**

| Revision # | Revision Date | Description     | Pages Updated |
|------------|---------------|-----------------|---------------|
| 1.0        | 8/26/2022     | Initial Release | -             |

**Notice:** The information in this document is subject to change without notice. Please contact MPS for current specifications. Users should warrant and guarantee that third-party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.

8/26/2022